VirtualBox

source: vbox/trunk/include/iprt/x86.mac@ 60313

最後變更 在這個檔案從60313是 60313,由 vboxsync 提交於 9 年 前

iprt/x86.*: updates

  • 屬性 svn:eol-style 設為 native
  • 屬性 svn:keywords 設為 Author Date Id Revision
檔案大小: 46.5 KB
 
1%ifndef ___iprt_x86_h
2%define ___iprt_x86_h
3%ifndef VBOX_FOR_DTRACE_LIB
4%else
5%endif
6%ifdef RT_OS_SOLARIS
7%endif
8%ifndef VBOX_FOR_DTRACE_LIB
9%endif
10%ifndef VBOX_FOR_DTRACE_LIB
11%endif
12%ifndef VBOX_FOR_DTRACE_LIB
13%endif
14%define X86_EFL_CF RT_BIT_32(0)
15%define X86_EFL_CF_BIT 0
16%define X86_EFL_1 RT_BIT_32(1)
17%define X86_EFL_PF RT_BIT_32(2)
18%define X86_EFL_AF RT_BIT_32(4)
19%define X86_EFL_AF_BIT 4
20%define X86_EFL_ZF RT_BIT_32(6)
21%define X86_EFL_ZF_BIT 6
22%define X86_EFL_SF RT_BIT_32(7)
23%define X86_EFL_SF_BIT 7
24%define X86_EFL_TF RT_BIT_32(8)
25%define X86_EFL_IF RT_BIT_32(9)
26%define X86_EFL_DF RT_BIT_32(10)
27%define X86_EFL_OF RT_BIT_32(11)
28%define X86_EFL_OF_BIT 11
29%define X86_EFL_IOPL (RT_BIT_32(12) | RT_BIT_32(13))
30%define X86_EFL_NT RT_BIT_32(14)
31%define X86_EFL_RF RT_BIT_32(16)
32%define X86_EFL_VM RT_BIT_32(17)
33%define X86_EFL_AC RT_BIT_32(18)
34%define X86_EFL_VIF RT_BIT_32(19)
35%define X86_EFL_VIP RT_BIT_32(20)
36%define X86_EFL_ID RT_BIT_32(21)
37%define X86_EFL_LIVE_MASK 0x003f7fd5
38%define X86_EFL_RA1_MASK RT_BIT_32(1)
39%define X86_EFL_IOPL_SHIFT 12
40%define X86_EFL_GET_IOPL(efl) (((efl) >> X86_EFL_IOPL_SHIFT) & 3)
41%define X86_EFL_POPF_BITS ( X86_EFL_CF | X86_EFL_PF | X86_EFL_AF | X86_EFL_ZF | X86_EFL_SF | X86_EFL_TF | X86_EFL_IF \
42 | X86_EFL_DF | X86_EFL_OF | X86_EFL_IOPL | X86_EFL_NT | X86_EFL_AC | X86_EFL_ID )
43%define X86_EFL_STATUS_BITS ( X86_EFL_CF | X86_EFL_PF | X86_EFL_AF | X86_EFL_ZF | X86_EFL_SF | X86_EFL_OF )
44%ifndef VBOX_FOR_DTRACE_LIB
45%else
46%endif
47%ifndef VBOX_FOR_DTRACE_LIB
48%else
49%endif
50%define X86_CPUID_VENDOR_INTEL_EBX 0x756e6547
51%define X86_CPUID_VENDOR_INTEL_ECX 0x6c65746e
52%define X86_CPUID_VENDOR_INTEL_EDX 0x49656e69
53%define X86_CPUID_VENDOR_AMD_EBX 0x68747541
54%define X86_CPUID_VENDOR_AMD_ECX 0x444d4163
55%define X86_CPUID_VENDOR_AMD_EDX 0x69746e65
56%define X86_CPUID_VENDOR_VIA_EBX 0x746e6543
57%define X86_CPUID_VENDOR_VIA_ECX 0x736c7561
58%define X86_CPUID_VENDOR_VIA_EDX 0x48727561
59%define X86_CPUID_FEATURE_ECX_SSE3 RT_BIT_32(0)
60%define X86_CPUID_FEATURE_ECX_PCLMUL RT_BIT_32(1)
61%define X86_CPUID_FEATURE_ECX_DTES64 RT_BIT_32(2)
62%define X86_CPUID_FEATURE_ECX_MONITOR RT_BIT_32(3)
63%define X86_CPUID_FEATURE_ECX_CPLDS RT_BIT_32(4)
64%define X86_CPUID_FEATURE_ECX_VMX RT_BIT_32(5)
65%define X86_CPUID_FEATURE_ECX_SMX RT_BIT_32(6)
66%define X86_CPUID_FEATURE_ECX_EST RT_BIT_32(7)
67%define X86_CPUID_FEATURE_ECX_TM2 RT_BIT_32(8)
68%define X86_CPUID_FEATURE_ECX_SSSE3 RT_BIT_32(9)
69%define X86_CPUID_FEATURE_ECX_CNTXID RT_BIT_32(10)
70%define X86_CPUID_FEATURE_ECX_SDBG RT_BIT_32(11)
71%define X86_CPUID_FEATURE_ECX_FMA RT_BIT_32(12)
72%define X86_CPUID_FEATURE_ECX_CX16 RT_BIT_32(13)
73%define X86_CPUID_FEATURE_ECX_TPRUPDATE RT_BIT_32(14)
74%define X86_CPUID_FEATURE_ECX_PDCM RT_BIT_32(15)
75%define X86_CPUID_FEATURE_ECX_PCID RT_BIT_32(17)
76%define X86_CPUID_FEATURE_ECX_DCA RT_BIT_32(18)
77%define X86_CPUID_FEATURE_ECX_SSE4_1 RT_BIT_32(19)
78%define X86_CPUID_FEATURE_ECX_SSE4_2 RT_BIT_32(20)
79%define X86_CPUID_FEATURE_ECX_X2APIC RT_BIT_32(21)
80%define X86_CPUID_FEATURE_ECX_MOVBE RT_BIT_32(22)
81%define X86_CPUID_FEATURE_ECX_POPCNT RT_BIT_32(23)
82%define X86_CPUID_FEATURE_ECX_TSCDEADL RT_BIT_32(24)
83%define X86_CPUID_FEATURE_ECX_AES RT_BIT_32(25)
84%define X86_CPUID_FEATURE_ECX_XSAVE RT_BIT_32(26)
85%define X86_CPUID_FEATURE_ECX_OSXSAVE RT_BIT_32(27)
86%define X86_CPUID_FEATURE_ECX_AVX RT_BIT_32(28)
87%define X86_CPUID_FEATURE_ECX_F16C RT_BIT_32(29)
88%define X86_CPUID_FEATURE_ECX_RDRAND RT_BIT_32(30)
89%define X86_CPUID_FEATURE_ECX_HVP RT_BIT_32(31)
90%define X86_CPUID_FEATURE_EDX_FPU RT_BIT_32(0)
91%define X86_CPUID_FEATURE_EDX_VME RT_BIT_32(1)
92%define X86_CPUID_FEATURE_EDX_DE RT_BIT_32(2)
93%define X86_CPUID_FEATURE_EDX_PSE RT_BIT_32(3)
94%define X86_CPUID_FEATURE_EDX_PSE_BIT 3
95%define X86_CPUID_FEATURE_EDX_TSC RT_BIT_32(4)
96%define X86_CPUID_FEATURE_EDX_MSR RT_BIT_32(5)
97%define X86_CPUID_FEATURE_EDX_PAE RT_BIT_32(6)
98%define X86_CPUID_FEATURE_EDX_PAE_BIT 6
99%define X86_CPUID_FEATURE_EDX_MCE RT_BIT_32(7)
100%define X86_CPUID_FEATURE_EDX_CX8 RT_BIT_32(8)
101%define X86_CPUID_FEATURE_EDX_APIC RT_BIT_32(9)
102%define X86_CPUID_FEATURE_EDX_SEP RT_BIT_32(11)
103%define X86_CPUID_FEATURE_EDX_MTRR RT_BIT_32(12)
104%define X86_CPUID_FEATURE_EDX_PGE RT_BIT_32(13)
105%define X86_CPUID_FEATURE_EDX_MCA RT_BIT_32(14)
106%define X86_CPUID_FEATURE_EDX_CMOV RT_BIT_32(15)
107%define X86_CPUID_FEATURE_EDX_PAT RT_BIT_32(16)
108%define X86_CPUID_FEATURE_EDX_PSE36 RT_BIT_32(17)
109%define X86_CPUID_FEATURE_EDX_PSN RT_BIT_32(18)
110%define X86_CPUID_FEATURE_EDX_CLFSH RT_BIT_32(19)
111%define X86_CPUID_FEATURE_EDX_DS RT_BIT_32(21)
112%define X86_CPUID_FEATURE_EDX_ACPI RT_BIT_32(22)
113%define X86_CPUID_FEATURE_EDX_MMX RT_BIT_32(23)
114%define X86_CPUID_FEATURE_EDX_FXSR RT_BIT_32(24)
115%define X86_CPUID_FEATURE_EDX_SSE RT_BIT_32(25)
116%define X86_CPUID_FEATURE_EDX_SSE2 RT_BIT_32(26)
117%define X86_CPUID_FEATURE_EDX_SS RT_BIT_32(27)
118%define X86_CPUID_FEATURE_EDX_HTT RT_BIT_32(28)
119%define X86_CPUID_FEATURE_EDX_TM RT_BIT_32(29)
120%define X86_CPUID_FEATURE_EDX_PBE RT_BIT_32(31)
121%define X86_CPUID_MWAIT_ECX_EXT RT_BIT_32(0)
122%define X86_CPUID_MWAIT_ECX_BREAKIRQIF0 RT_BIT_32(1)
123%define X86_CPUID_STEXT_FEATURE_EBX_FSGSBASE RT_BIT_32(0)
124%define X86_CPUID_STEXT_FEATURE_EBX_TSC_ADJUST RT_BIT_32(1)
125%define X86_CPUID_STEXT_FEATURE_EBX_BMI1 RT_BIT_32(3)
126%define X86_CPUID_STEXT_FEATURE_EBX_HLE RT_BIT_32(4)
127%define X86_CPUID_STEXT_FEATURE_EBX_AVX2 RT_BIT_32(5)
128%define X86_CPUID_STEXT_FEATURE_EBX_SMEP RT_BIT_32(7)
129%define X86_CPUID_STEXT_FEATURE_EBX_BMI2 RT_BIT_32(8)
130%define X86_CPUID_STEXT_FEATURE_EBX_ERMS RT_BIT_32(9)
131%define X86_CPUID_STEXT_FEATURE_EBX_INVPCID RT_BIT_32(10)
132%define X86_CPUID_STEXT_FEATURE_EBX_RTM RT_BIT_32(11)
133%define X86_CPUID_STEXT_FEATURE_EBX_PQM RT_BIT_32(12)
134%define X86_CPUID_STEXT_FEATURE_EBX_DEPR_FPU_CS_DS RT_BIT_32(13)
135%define X86_CPUID_STEXT_FEATURE_EBX_MPE RT_BIT_32(14)
136%define X86_CPUID_STEXT_FEATURE_EBX_PQE RT_BIT_32(15)
137%define X86_CPUID_STEXT_FEATURE_EBX_AVX512F RT_BIT_32(16)
138%define X86_CPUID_STEXT_FEATURE_EBX_RDSEED RT_BIT_32(18)
139%define X86_CPUID_STEXT_FEATURE_EBX_ADX RT_BIT_32(19)
140%define X86_CPUID_STEXT_FEATURE_EBX_SMAP RT_BIT_32(20)
141%define X86_CPUID_STEXT_FEATURE_EBX_CLFLUSHOPT RT_BIT_32(23)
142%define X86_CPUID_STEXT_FEATURE_EBX_INTEL_PT RT_BIT_32(25)
143%define X86_CPUID_STEXT_FEATURE_EBX_AVX512PF RT_BIT_32(26)
144%define X86_CPUID_STEXT_FEATURE_EBX_AVX512ER RT_BIT_32(27)
145%define X86_CPUID_STEXT_FEATURE_EBX_AVX512CD RT_BIT_32(28)
146%define X86_CPUID_STEXT_FEATURE_EBX_SHA RT_BIT_32(29)
147%define X86_CPUID_STEXT_FEATURE_ECX_PREFETCHWT1 RT_BIT_32(0)
148%define X86_CPUID_EXT_FEATURE_ECX_LAHF_SAHF RT_BIT_32(0)
149%define X86_CPUID_EXT_FEATURE_EDX_SYSCALL RT_BIT_32(11)
150%define X86_CPUID_EXT_FEATURE_EDX_NX RT_BIT_32(20)
151%define X86_CPUID_EXT_FEATURE_EDX_PAGE1GB RT_BIT_32(26)
152%define X86_CPUID_EXT_FEATURE_EDX_RDTSCP RT_BIT_32(27)
153%define X86_CPUID_EXT_FEATURE_EDX_LONG_MODE RT_BIT_32(29)
154%define X86_CPUID_AMD_FEATURE_EDX_FPU RT_BIT_32(0)
155%define X86_CPUID_AMD_FEATURE_EDX_VME RT_BIT_32(1)
156%define X86_CPUID_AMD_FEATURE_EDX_DE RT_BIT_32(2)
157%define X86_CPUID_AMD_FEATURE_EDX_PSE RT_BIT_32(3)
158%define X86_CPUID_AMD_FEATURE_EDX_TSC RT_BIT_32(4)
159%define X86_CPUID_AMD_FEATURE_EDX_MSR RT_BIT_32(5)
160%define X86_CPUID_AMD_FEATURE_EDX_PAE RT_BIT_32(6)
161%define X86_CPUID_AMD_FEATURE_EDX_MCE RT_BIT_32(7)
162%define X86_CPUID_AMD_FEATURE_EDX_CX8 RT_BIT_32(8)
163%define X86_CPUID_AMD_FEATURE_EDX_APIC RT_BIT_32(9)
164%define X86_CPUID_AMD_FEATURE_EDX_MTRR RT_BIT_32(12)
165%define X86_CPUID_AMD_FEATURE_EDX_PGE RT_BIT_32(13)
166%define X86_CPUID_AMD_FEATURE_EDX_MCA RT_BIT_32(14)
167%define X86_CPUID_AMD_FEATURE_EDX_CMOV RT_BIT_32(15)
168%define X86_CPUID_AMD_FEATURE_EDX_PAT RT_BIT_32(16)
169%define X86_CPUID_AMD_FEATURE_EDX_PSE36 RT_BIT_32(17)
170%define X86_CPUID_AMD_FEATURE_EDX_AXMMX RT_BIT_32(22)
171%define X86_CPUID_AMD_FEATURE_EDX_MMX RT_BIT_32(23)
172%define X86_CPUID_AMD_FEATURE_EDX_FXSR RT_BIT_32(24)
173%define X86_CPUID_AMD_FEATURE_EDX_FFXSR RT_BIT_32(25)
174%define X86_CPUID_AMD_FEATURE_EDX_3DNOW_EX RT_BIT_32(30)
175%define X86_CPUID_AMD_FEATURE_EDX_3DNOW RT_BIT_32(31)
176%define X86_CPUID_AMD_FEATURE_ECX_CMPL RT_BIT_32(1)
177%define X86_CPUID_AMD_FEATURE_ECX_SVM RT_BIT_32(2)
178%define X86_CPUID_AMD_FEATURE_ECX_EXT_APIC RT_BIT_32(3)
179%define X86_CPUID_AMD_FEATURE_ECX_CR8L RT_BIT_32(4)
180%define X86_CPUID_AMD_FEATURE_ECX_ABM RT_BIT_32(5)
181%define X86_CPUID_AMD_FEATURE_ECX_SSE4A RT_BIT_32(6)
182%define X86_CPUID_AMD_FEATURE_ECX_MISALNSSE RT_BIT_32(7)
183%define X86_CPUID_AMD_FEATURE_ECX_3DNOWPRF RT_BIT_32(8)
184%define X86_CPUID_AMD_FEATURE_ECX_OSVW RT_BIT_32(9)
185%define X86_CPUID_AMD_FEATURE_ECX_IBS RT_BIT_32(10)
186%define X86_CPUID_AMD_FEATURE_ECX_XOP RT_BIT_32(11)
187%define X86_CPUID_AMD_FEATURE_ECX_SKINIT RT_BIT_32(12)
188%define X86_CPUID_AMD_FEATURE_ECX_WDT RT_BIT_32(13)
189%define X86_CPUID_AMD_FEATURE_ECX_LWP RT_BIT_32(15)
190%define X86_CPUID_AMD_FEATURE_ECX_FMA4 RT_BIT_32(16)
191%define X86_CPUID_AMD_FEATURE_ECX_NODEID RT_BIT_32(19)
192%define X86_CPUID_AMD_FEATURE_ECX_TBM RT_BIT_32(21)
193%define X86_CPUID_AMD_FEATURE_ECX_TOPOEXT RT_BIT_32(22)
194%define X86_CPUID_AMD_ADVPOWER_EDX_TS RT_BIT_32(0)
195%define X86_CPUID_AMD_ADVPOWER_EDX_FID RT_BIT_32(1)
196%define X86_CPUID_AMD_ADVPOWER_EDX_VID RT_BIT_32(2)
197%define X86_CPUID_AMD_ADVPOWER_EDX_TTP RT_BIT_32(3)
198%define X86_CPUID_AMD_ADVPOWER_EDX_TM RT_BIT_32(4)
199%define X86_CPUID_AMD_ADVPOWER_EDX_STC RT_BIT_32(5)
200%define X86_CPUID_AMD_ADVPOWER_EDX_MC RT_BIT_32(6)
201%define X86_CPUID_AMD_ADVPOWER_EDX_HWPSTATE RT_BIT_32(7)
202%define X86_CPUID_AMD_ADVPOWER_EDX_TSCINVAR RT_BIT_32(8)
203%define X86_CPUID_AMD_ADVPOWER_EDX_CPB RT_BIT_32(9)
204%define X86_CPUID_AMD_ADVPOWER_EDX_EFRO RT_BIT_32(10)
205%define X86_CPUID_AMD_ADVPOWER_EDX_PFI RT_BIT_32(11)
206%define X86_CPUID_AMD_ADVPOWER_EDX_PA RT_BIT_32(12)
207%define X86_CR0_PE RT_BIT_32(0)
208%define X86_CR0_PROTECTION_ENABLE RT_BIT_32(0)
209%define X86_CR0_MP RT_BIT_32(1)
210%define X86_CR0_MONITOR_COPROCESSOR RT_BIT_32(1)
211%define X86_CR0_EM RT_BIT_32(2)
212%define X86_CR0_EMULATE_FPU RT_BIT_32(2)
213%define X86_CR0_TS RT_BIT_32(3)
214%define X86_CR0_TASK_SWITCH RT_BIT_32(3)
215%define X86_CR0_ET RT_BIT_32(4)
216%define X86_CR0_EXTENSION_TYPE RT_BIT_32(4)
217%define X86_CR0_NE RT_BIT_32(5)
218%define X86_CR0_NUMERIC_ERROR RT_BIT_32(5)
219%define X86_CR0_WP RT_BIT_32(16)
220%define X86_CR0_WRITE_PROTECT RT_BIT_32(16)
221%define X86_CR0_AM RT_BIT_32(18)
222%define X86_CR0_ALIGMENT_MASK RT_BIT_32(18)
223%define X86_CR0_NW RT_BIT_32(29)
224%define X86_CR0_NOT_WRITE_THROUGH RT_BIT_32(29)
225%define X86_CR0_CD RT_BIT_32(30)
226%define X86_CR0_CACHE_DISABLE RT_BIT_32(30)
227%define X86_CR0_PG RT_BIT_32(31)
228%define X86_CR0_PAGING RT_BIT_32(31)
229%define X86_CR3_PWT RT_BIT_32(3)
230%define X86_CR3_PCD RT_BIT_32(4)
231%define X86_CR3_PAGE_MASK (0xfffff000)
232%define X86_CR3_PAE_PAGE_MASK (0xffffffe0)
233%define X86_CR3_AMD64_PAGE_MASK 0x000ffffffffff000
234%define X86_CR4_VME RT_BIT_32(0)
235%define X86_CR4_PVI RT_BIT_32(1)
236%define X86_CR4_TSD RT_BIT_32(2)
237%define X86_CR4_DE RT_BIT_32(3)
238%define X86_CR4_PSE RT_BIT_32(4)
239%define X86_CR4_PAE RT_BIT_32(5)
240%define X86_CR4_MCE RT_BIT_32(6)
241%define X86_CR4_PGE RT_BIT_32(7)
242%define X86_CR4_PCE RT_BIT_32(8)
243%define X86_CR4_OSFXSR RT_BIT_32(9)
244%define X86_CR4_OSXMMEEXCPT RT_BIT_32(10)
245%define X86_CR4_VMXE RT_BIT_32(13)
246%define X86_CR4_SMXE RT_BIT_32(14)
247%define X86_CR4_PCIDE RT_BIT_32(17)
248%define X86_CR4_OSXSAVE RT_BIT_32(18)
249%define X86_CR4_SMEP RT_BIT_32(20)
250%define X86_CR4_SMAP RT_BIT_32(21)
251%define X86_CR4_PKE RT_BIT_32(22)
252%define X86_DR6_B0 RT_BIT_32(0)
253%define X86_DR6_B1 RT_BIT_32(1)
254%define X86_DR6_B2 RT_BIT_32(2)
255%define X86_DR6_B3 RT_BIT_32(3)
256%define X86_DR6_B_MASK 0x0000000f
257%define X86_DR6_BD RT_BIT_32(13)
258%define X86_DR6_BS RT_BIT_32(14)
259%define X86_DR6_BT RT_BIT_32(15)
260%define X86_DR6_INIT_VAL 0xFFFF0FF0
261%define X86_DR6_RA1_MASK 0xffff0ff0
262%define X86_DR6_RAZ_MASK RT_BIT_64(12)
263%define X86_DR6_MBZ_MASK 0xffffffff00000000
264%define X86_DR6_B(iBp) RT_BIT_64(iBp)
265%define X86_DR7_L0 RT_BIT_32(0)
266%define X86_DR7_G0 RT_BIT_32(1)
267%define X86_DR7_L1 RT_BIT_32(2)
268%define X86_DR7_G1 RT_BIT_32(3)
269%define X86_DR7_L2 RT_BIT_32(4)
270%define X86_DR7_G2 RT_BIT_32(5)
271%define X86_DR7_L3 RT_BIT_32(6)
272%define X86_DR7_G3 RT_BIT_32(7)
273%define X86_DR7_LE RT_BIT_32(8)
274%define X86_DR7_GE RT_BIT_32(9)
275%define X86_DR7_LE_ALL 0x0000000000000055
276%define X86_DR7_GE_ALL 0x00000000000000aa
277%define X86_DR7_ICE_IR RT_BIT_32(12)
278%define X86_DR7_GD RT_BIT_32(13)
279%define X86_DR7_ICE_TR1 RT_BIT_32(14)
280%define X86_DR7_ICE_TR2 RT_BIT_32(15)
281%define X86_DR7_RW0_MASK (3 << 16)
282%define X86_DR7_LEN0_MASK (3 << 18)
283%define X86_DR7_RW1_MASK (3 << 20)
284%define X86_DR7_LEN1_MASK (3 << 22)
285%define X86_DR7_RW2_MASK (3 << 24)
286%define X86_DR7_LEN2_MASK (3 << 26)
287%define X86_DR7_RW3_MASK (3 << 28)
288%define X86_DR7_LEN3_MASK (3 << 30)
289%define X86_DR7_RA1_MASK RT_BIT_32(10)
290%define X86_DR7_RAZ_MASK 0x0000d800
291%define X86_DR7_MBZ_MASK 0xffffffff00000000
292%define X86_DR7_L(iBp) ( 1 << (iBp * 2) )
293%define X86_DR7_G(iBp) ( 1 << (iBp * 2 + 1) )
294%define X86_DR7_L_G(iBp) ( 3 << (iBp * 2) )
295%define X86_DR7_RW_EO 0
296%define X86_DR7_RW_WO 1
297%define X86_DR7_RW_IO 2
298%define X86_DR7_RW_RW 3
299%define X86_DR7_RW(iBp, fRw) ( (fRw) << ((iBp) * 4 + 16) )
300%define X86_DR7_GET_RW(uDR7, iBp) ( ( (uDR7) >> ((iBp) * 4 + 16) ) & 3 )
301%define X86_DR7_RW_ALL_MASKS 0x33330000
302%ifndef VBOX_FOR_DTRACE_LIB
303 %define X86_DR7_ANY_RW_IO(uDR7) \
304 ( ( 0x22220000 & (uDR7) )
305%endif
306%define X86_DR7_LEN_BYTE 0
307%define X86_DR7_LEN_WORD 1
308%define X86_DR7_LEN_QWORD 2
309%define X86_DR7_LEN_DWORD 3
310%define X86_DR7_LEN(iBp, cb) ( (cb) << ((iBp) * 4 + 18) )
311%define X86_DR7_GET_LEN(uDR7, iBp) ( ( (uDR7) >> ((iBp) * 4 + 18) ) & 0x3 )
312%define X86_DR7_ENABLED_MASK 0x000000ff
313%define X86_DR7_LEN_ALL_MASKS 0xcccc0000
314%define X86_DR7_RW_LEN_ALL_MASKS 0xffff0000
315%define X86_DR7_INIT_VAL 0x400
316%define MSR_P5_MC_ADDR 0x00000000
317%define MSR_P5_MC_TYPE 0x00000001
318%define MSR_IA32_TSC 0x10
319%define MSR_IA32_CESR 0x00000011
320%define MSR_IA32_CTR0 0x00000012
321%define MSR_IA32_CTR1 0x00000013
322%define MSR_IA32_PLATFORM_ID 0x17
323%ifndef MSR_IA32_APICBASE
324 %define MSR_IA32_APICBASE 0x1b
325 %define MSR_IA32_APICBASE_EN RT_BIT_64(11)
326 %define MSR_IA32_APICBASE_EXTD RT_BIT_64(10)
327 %define MSR_IA32_APICBASE_BSP RT_BIT_64(8)
328 %define MSR_IA32_APICBASE_BASE_MIN 0x0000000ffffff000
329%endif
330%define MSR_CORE_THREAD_COUNT 0x35
331%define MSR_IA32_FEATURE_CONTROL 0x3A
332%define MSR_IA32_FEATURE_CONTROL_LOCK RT_BIT_32(0)
333%define MSR_IA32_FEATURE_CONTROL_SMX_VMXON RT_BIT_32(1)
334%define MSR_IA32_FEATURE_CONTROL_VMXON RT_BIT_32(2)
335%define MSR_IA32_TSC_ADJUST 0x3B
336%define MSR_IA32_BIOS_UPDT_TRIG 0x79
337%define MSR_IA32_BIOS_SIGN_ID 0x8B
338%define MSR_IA32_SMM_MONITOR_CTL 0x9B
339%define MSR_IA32_PMC0 0xC1
340%define MSR_IA32_PMC1 0xC2
341%define MSR_IA32_PMC2 0xC3
342%define MSR_IA32_PMC3 0xC4
343%define MSR_IA32_PLATFORM_INFO 0xCE
344%define MSR_IA32_FSB_CLOCK_STS 0xCD
345%define MSR_PKG_CST_CONFIG_CONTROL 0x000000e2
346%define MSR_IA32_MPERF 0xE7
347%define MSR_IA32_APERF 0xE8
348%define MSR_IA32_MTRR_CAP 0xFE
349%define MSR_BBL_CR_CTL3 0x11e
350%ifndef MSR_IA32_SYSENTER_CS
351%define MSR_IA32_SYSENTER_CS 0x174
352%define MSR_IA32_SYSENTER_ESP 0x175
353%define MSR_IA32_SYSENTER_EIP 0x176
354%endif
355%define MSR_IA32_MCG_CAP 0x179
356%define MSR_IA32_MCG_STATUS 0x17A
357%define MSR_IA32_MCG_CTRL 0x17B
358%define MSR_IA32_CR_PAT 0x277
359%define MSR_IA32_PERFEVTSEL0 0x186
360%define MSR_IA32_PERFEVTSEL1 0x187
361%define MSR_FLEX_RATIO 0x194
362%define MSR_IA32_PERF_STATUS 0x198
363%define MSR_IA32_PERF_CTL 0x199
364%define MSR_IA32_THERM_STATUS 0x19c
365%define MSR_IA32_MISC_ENABLE 0x1A0
366%define MSR_IA32_MISC_ENABLE_FAST_STRINGS RT_BIT_64(0)
367%define MSR_IA32_MISC_ENABLE_TCC RT_BIT_64(3)
368%define MSR_IA32_MISC_ENABLE_PERF_MON RT_BIT_64(7)
369%define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL RT_BIT_64(11)
370%define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL RT_BIT_64(12)
371%define MSR_IA32_MISC_ENABLE_SST_ENABLE RT_BIT_64(16)
372%define MSR_IA32_MISC_ENABLE_MONITOR RT_BIT_64(18)
373%define MSR_IA32_MISC_ENABLE_LIMIT_CPUID RT_BIT_64(22)
374%define MSR_IA32_MISC_ENABLE_XTPR_MSG_DISABLE RT_BIT_64(23)
375%define MSR_IA32_MISC_ENABLE_XD_DISABLE RT_BIT_64(34)
376%define MSR_IA32_DEBUGCTL 0x000001d9
377%define MSR_P4_LASTBRANCH_TOS 0x000001da
378%define MSR_P4_LASTBRANCH_0 0x000001db
379%define MSR_P4_LASTBRANCH_1 0x000001dc
380%define MSR_P4_LASTBRANCH_2 0x000001dd
381%define MSR_P4_LASTBRANCH_3 0x000001de
382%define IA32_MTRR_PHYSBASE0 0x200
383%define IA32_MTRR_PHYSMASK0 0x201
384%define IA32_MTRR_PHYSBASE1 0x202
385%define IA32_MTRR_PHYSMASK1 0x203
386%define IA32_MTRR_PHYSBASE2 0x204
387%define IA32_MTRR_PHYSMASK2 0x205
388%define IA32_MTRR_PHYSBASE3 0x206
389%define IA32_MTRR_PHYSMASK3 0x207
390%define IA32_MTRR_PHYSBASE4 0x208
391%define IA32_MTRR_PHYSMASK4 0x209
392%define IA32_MTRR_PHYSBASE5 0x20a
393%define IA32_MTRR_PHYSMASK5 0x20b
394%define IA32_MTRR_PHYSBASE6 0x20c
395%define IA32_MTRR_PHYSMASK6 0x20d
396%define IA32_MTRR_PHYSBASE7 0x20e
397%define IA32_MTRR_PHYSMASK7 0x20f
398%define IA32_MTRR_PHYSBASE8 0x210
399%define IA32_MTRR_PHYSMASK8 0x211
400%define IA32_MTRR_PHYSBASE9 0x212
401%define IA32_MTRR_PHYSMASK9 0x213
402%define IA32_MTRR_FIX64K_00000 0x250
403%define IA32_MTRR_FIX16K_80000 0x258
404%define IA32_MTRR_FIX16K_A0000 0x259
405%define IA32_MTRR_FIX4K_C0000 0x268
406%define IA32_MTRR_FIX4K_C8000 0x269
407%define IA32_MTRR_FIX4K_D0000 0x26a
408%define IA32_MTRR_FIX4K_D8000 0x26b
409%define IA32_MTRR_FIX4K_E0000 0x26c
410%define IA32_MTRR_FIX4K_E8000 0x26d
411%define IA32_MTRR_FIX4K_F0000 0x26e
412%define IA32_MTRR_FIX4K_F8000 0x26f
413%define MSR_IA32_MTRR_DEF_TYPE 0x2FF
414%define MSR_IA32_MC0_CTL 0x400
415%define MSR_IA32_MC0_STATUS 0x401
416%define MSR_IA32_VMX_BASIC_INFO 0x480
417%define MSR_IA32_VMX_PINBASED_CTLS 0x481
418%define MSR_IA32_VMX_PROCBASED_CTLS 0x482
419%define MSR_IA32_VMX_EXIT_CTLS 0x483
420%define MSR_IA32_VMX_ENTRY_CTLS 0x484
421%define MSR_IA32_VMX_MISC 0x485
422%define MSR_IA32_VMX_CR0_FIXED0 0x486
423%define MSR_IA32_VMX_CR0_FIXED1 0x487
424%define MSR_IA32_VMX_CR4_FIXED0 0x488
425%define MSR_IA32_VMX_CR4_FIXED1 0x489
426%define MSR_IA32_VMX_VMCS_ENUM 0x48A
427%define MSR_IA32_VMX_VMFUNC 0x491
428%define MSR_IA32_VMX_PROCBASED_CTLS2 0x48B
429%define MSR_IA32_VMX_EPT_VPID_CAP 0x48C
430%define MSR_IA32_DS_AREA 0x600
431%define MSR_RAPL_POWER_UNIT 0x606
432%define MSR_IA32_X2APIC_START 0x800
433%define MSR_IA32_X2APIC_ID 0x802
434%define MSR_IA32_X2APIC_VERSION 0x803
435%define MSR_IA32_X2APIC_TPR 0x808
436%define MSR_IA32_X2APIC_PPR 0x80A
437%define MSR_IA32_X2APIC_EOI 0x80B
438%define MSR_IA32_X2APIC_LDR 0x80D
439%define MSR_IA32_X2APIC_SVR 0x80F
440%define MSR_IA32_X2APIC_ISR0 0x810
441%define MSR_IA32_X2APIC_ISR1 0x811
442%define MSR_IA32_X2APIC_ISR2 0x812
443%define MSR_IA32_X2APIC_ISR3 0x813
444%define MSR_IA32_X2APIC_ISR4 0x814
445%define MSR_IA32_X2APIC_ISR5 0x815
446%define MSR_IA32_X2APIC_ISR6 0x816
447%define MSR_IA32_X2APIC_ISR7 0x817
448%define MSR_IA32_X2APIC_TMR0 0x818
449%define MSR_IA32_X2APIC_TMR1 0x819
450%define MSR_IA32_X2APIC_TMR2 0x81A
451%define MSR_IA32_X2APIC_TMR3 0x81B
452%define MSR_IA32_X2APIC_TMR4 0x81C
453%define MSR_IA32_X2APIC_TMR5 0x81D
454%define MSR_IA32_X2APIC_TMR6 0x81E
455%define MSR_IA32_X2APIC_TMR7 0x81F
456%define MSR_IA32_X2APIC_IRR0 0x820
457%define MSR_IA32_X2APIC_IRR1 0x821
458%define MSR_IA32_X2APIC_IRR2 0x822
459%define MSR_IA32_X2APIC_IRR3 0x823
460%define MSR_IA32_X2APIC_IRR4 0x824
461%define MSR_IA32_X2APIC_IRR5 0x825
462%define MSR_IA32_X2APIC_IRR6 0x826
463%define MSR_IA32_X2APIC_IRR7 0x827
464%define MSR_IA32_X2APIC_ESR 0x828
465%define MSR_IA32_X2APIC_LVT_CMCI 0x82F
466%define MSR_IA32_X2APIC_ICR 0x830
467%define MSR_IA32_X2APIC_LVT_TIMER 0x832
468%define MSR_IA32_X2APIC_LVT_THERMAL 0x833
469%define MSR_IA32_X2APIC_LVT_PERF 0x834
470%define MSR_IA32_X2APIC_LVT_LINT0 0x835
471%define MSR_IA32_X2APIC_LVT_LINT1 0x836
472%define MSR_IA32_X2APIC_LVT_ERROR 0x837
473%define MSR_IA32_X2APIC_TIMER_ICR 0x838
474%define MSR_IA32_X2APIC_TIMER_CCR 0x839
475%define MSR_IA32_X2APIC_TIMER_DCR 0x83E
476%define MSR_IA32_X2APIC_SELF_IPI 0x83F
477%define MSR_IA32_X2APIC_END 0xBFF
478%define MSR_IA32_X2APIC_LVT_START MSR_IA32_X2APIC_LVT_TIMER
479%define MSR_IA32_X2APIC_LVT_END MSR_IA32_X2APIC_LVT_ERROR
480%define MSR_K6_EFER 0xc0000080
481%define MSR_K6_EFER_SCE RT_BIT_32(0)
482%define MSR_K6_EFER_LME RT_BIT_32(8)
483%define MSR_K6_EFER_LMA RT_BIT_32(10)
484%define MSR_K6_EFER_NXE RT_BIT_32(11)
485%define MSR_K6_EFER_SVME RT_BIT_32(12)
486%define MSR_K6_EFER_LMSLE RT_BIT_32(13)
487%define MSR_K6_EFER_FFXSR RT_BIT_32(14)
488%define MSR_K6_EFER_TCE RT_BIT_32(15)
489%define MSR_K6_STAR 0xc0000081
490%define MSR_K6_STAR_SYSRET_CS_SS_SHIFT 48
491%define MSR_K6_STAR_SYSCALL_CS_SS_SHIFT 32
492%define MSR_K6_STAR_SEL_MASK 0xffff
493%define MSR_K6_STAR_SYSCALL_EIP_MASK 0xffffffff
494%define MSR_K6_WHCR 0xc0000082
495%define MSR_K6_UWCCR 0xc0000085
496%define MSR_K6_PSOR 0xc0000087
497%define MSR_K6_PFIR 0xc0000088
498%define MSR_K7_EVNTSEL0 0xc0010000
499%define MSR_K7_EVNTSEL1 0xc0010001
500%define MSR_K7_EVNTSEL2 0xc0010002
501%define MSR_K7_EVNTSEL3 0xc0010003
502%define MSR_K7_PERFCTR0 0xc0010004
503%define MSR_K7_PERFCTR1 0xc0010005
504%define MSR_K7_PERFCTR2 0xc0010006
505%define MSR_K7_PERFCTR3 0xc0010007
506%define MSR_K8_LSTAR 0xc0000082
507%define MSR_K8_CSTAR 0xc0000083
508%define MSR_K8_SF_MASK 0xc0000084
509%define MSR_K8_FS_BASE 0xc0000100
510%define MSR_K8_GS_BASE 0xc0000101
511%define MSR_K8_KERNEL_GS_BASE 0xc0000102
512%define MSR_K8_TSC_AUX 0xc0000103
513%define MSR_K8_SYSCFG 0xc0010010
514%define MSR_K8_HWCR 0xc0010015
515%define MSR_K8_IORRBASE0 0xc0010016
516%define MSR_K8_IORRMASK0 0xc0010017
517%define MSR_K8_IORRBASE1 0xc0010018
518%define MSR_K8_IORRMASK1 0xc0010019
519%define MSR_K8_TOP_MEM1 0xc001001a
520%define MSR_K8_TOP_MEM2 0xc001001d
521%define MSR_K8_NB_CFG 0xc001001f
522%define MSR_K8_INT_PENDING 0xc0010055
523%define MSR_K8_VM_CR 0xc0010114
524%define MSR_K8_VM_CR_SVM_DISABLE RT_BIT_32(4)
525%define MSR_K8_IGNNE 0xc0010115
526%define MSR_K8_SMM_CTL 0xc0010116
527%define MSR_K8_VM_HSAVE_PA 0xc0010117
528%define X86_PG_ENTRIES 1024
529%define X86_PG_PAE_ENTRIES 512
530%define X86_PG_PAE_PDPE_ENTRIES 4
531%define X86_PG_AMD64_ENTRIES X86_PG_PAE_ENTRIES
532%define X86_PG_AMD64_PDPE_ENTRIES X86_PG_AMD64_ENTRIES
533%define X86_PAGE_4K_SIZE _4K
534%define X86_PAGE_4K_SHIFT 12
535%define X86_PAGE_4K_OFFSET_MASK 0xfff
536%define X86_PAGE_4K_BASE_MASK 0xfffffffffffff000
537%define X86_PAGE_4K_BASE_MASK_32 0xfffff000
538%define X86_PAGE_2M_SIZE _2M
539%define X86_PAGE_2M_SHIFT 21
540%define X86_PAGE_2M_OFFSET_MASK 0x001fffff
541%define X86_PAGE_2M_BASE_MASK 0xffffffffffe00000
542%define X86_PAGE_2M_BASE_MASK_32 0xffe00000
543%define X86_PAGE_4M_SIZE _4M
544%define X86_PAGE_4M_SHIFT 22
545%define X86_PAGE_4M_OFFSET_MASK 0x003fffff
546%define X86_PAGE_4M_BASE_MASK 0xffffffffffc00000
547%define X86_PAGE_4M_BASE_MASK_32 0xffc00000
548%define X86_IS_CANONICAL(a_u64Addr) ((uint64_t)(a_u64Addr) + 0x800000000000 < UINT64_C(0x1000000000000))
549%define X86_PTE_BIT_P 0
550%define X86_PTE_BIT_RW 1
551%define X86_PTE_BIT_US 2
552%define X86_PTE_BIT_PWT 3
553%define X86_PTE_BIT_PCD 4
554%define X86_PTE_BIT_A 5
555%define X86_PTE_BIT_D 6
556%define X86_PTE_BIT_PAT 7
557%define X86_PTE_BIT_G 8
558%define X86_PTE_P RT_BIT_32(0)
559%define X86_PTE_RW RT_BIT_32(1)
560%define X86_PTE_US RT_BIT_32(2)
561%define X86_PTE_PWT RT_BIT_32(3)
562%define X86_PTE_PCD RT_BIT_32(4)
563%define X86_PTE_A RT_BIT_32(5)
564%define X86_PTE_D RT_BIT_32(6)
565%define X86_PTE_PAT RT_BIT_32(7)
566%define X86_PTE_G RT_BIT_32(8)
567%define X86_PTE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
568%define X86_PTE_PG_MASK ( 0xfffff000 )
569%define X86_PTE_PAE_PG_MASK 0x000ffffffffff000
570%define X86_PTE_PAE_NX RT_BIT_64(63)
571%define X86_PTE_PAE_MBZ_MASK_NX 0x7ff0000000000000
572%define X86_PTE_PAE_MBZ_MASK_NO_NX 0xfff0000000000000
573%define X86_PTE_LM_MBZ_MASK_NX 0x0000000000000000
574%define X86_PTE_LM_MBZ_MASK_NO_NX 0x8000000000000000
575%ifndef VBOX_FOR_DTRACE_LIB
576%endif
577%ifndef VBOX_FOR_DTRACE_LIB
578%endif
579%ifndef VBOX_FOR_DTRACE_LIB
580%endif
581%ifndef VBOX_FOR_DTRACE_LIB
582%endif
583%ifndef VBOX_FOR_DTRACE_LIB
584%endif
585%define X86_PT_SHIFT 12
586%define X86_PT_MASK 0x3ff
587%ifndef VBOX_FOR_DTRACE_LIB
588%endif
589%define X86_PT_PAE_SHIFT 12
590%define X86_PT_PAE_MASK 0x1ff
591%define X86_PDE_P RT_BIT_32(0)
592%define X86_PDE_RW RT_BIT_32(1)
593%define X86_PDE_US RT_BIT_32(2)
594%define X86_PDE_PWT RT_BIT_32(3)
595%define X86_PDE_PCD RT_BIT_32(4)
596%define X86_PDE_A RT_BIT_32(5)
597%define X86_PDE_PS RT_BIT_32(7)
598%define X86_PDE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
599%define X86_PDE_PG_MASK ( 0xfffff000 )
600%define X86_PDE_PAE_PG_MASK 0x000ffffffffff000
601%define X86_PDE_PAE_NX RT_BIT_64(63)
602%define X86_PDE_PAE_MBZ_MASK_NX 0x7ff0000000000080
603%define X86_PDE_PAE_MBZ_MASK_NO_NX 0xfff0000000000080
604%define X86_PDE_LM_MBZ_MASK_NX 0x0000000000000080
605%define X86_PDE_LM_MBZ_MASK_NO_NX 0x8000000000000080
606%ifndef VBOX_FOR_DTRACE_LIB
607%endif
608%ifndef VBOX_FOR_DTRACE_LIB
609%endif
610%define X86_PDE4M_P RT_BIT_32(0)
611%define X86_PDE4M_RW RT_BIT_32(1)
612%define X86_PDE4M_US RT_BIT_32(2)
613%define X86_PDE4M_PWT RT_BIT_32(3)
614%define X86_PDE4M_PCD RT_BIT_32(4)
615%define X86_PDE4M_A RT_BIT_32(5)
616%define X86_PDE4M_D RT_BIT_32(6)
617%define X86_PDE4M_PS RT_BIT_32(7)
618%define X86_PDE4M_G RT_BIT_32(8)
619%define X86_PDE4M_AVL (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
620%define X86_PDE4M_PAT RT_BIT_32(12)
621%define X86_PDE4M_PAT_SHIFT (12 - 7)
622%define X86_PDE4M_PG_MASK ( 0xffc00000 )
623%define X86_PDE4M_PG_HIGH_MASK ( 0x001fe000 )
624%define X86_PDE4M_PG_HIGH_SHIFT 19
625%define X86_PDE4M_MBZ_MASK RT_BIT_32(21)
626%define X86_PDE2M_PAE_PG_MASK 0x000fffffffe00000
627%define X86_PDE2M_PAE_NX RT_BIT_64(63)
628%define X86_PDE2M_PAE_MBZ_MASK_NX 0x7ff00000001fe000
629%define X86_PDE2M_PAE_MBZ_MASK_NO_NX 0xfff00000001fe000
630%define X86_PDE2M_LM_MBZ_MASK_NX 0x00000000001fe000
631%define X86_PDE2M_LM_MBZ_MASK_NO_NX 0x80000000001fe000
632%ifndef VBOX_FOR_DTRACE_LIB
633%endif
634%ifndef VBOX_FOR_DTRACE_LIB
635%endif
636%ifndef VBOX_FOR_DTRACE_LIB
637%endif
638%ifndef VBOX_FOR_DTRACE_LIB
639%endif
640%ifndef VBOX_FOR_DTRACE_LIB
641%endif
642%define X86_PD_SHIFT 22
643%define X86_PD_MASK 0x3ff
644%ifndef VBOX_FOR_DTRACE_LIB
645%endif
646%define X86_PD_PAE_SHIFT 21
647%define X86_PD_PAE_MASK 0x1ff
648%define X86_PDPE_P RT_BIT_32(0)
649%define X86_PDPE_RW RT_BIT_32(1)
650%define X86_PDPE_US RT_BIT_32(2)
651%define X86_PDPE_PWT RT_BIT_32(3)
652%define X86_PDPE_PCD RT_BIT_32(4)
653%define X86_PDPE_A RT_BIT_32(5)
654%define X86_PDPE_LM_PS RT_BIT_32(7)
655%define X86_PDPE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
656%define X86_PDPE_PG_MASK 0x000ffffffffff000
657%define X86_PDPE_PAE_MBZ_MASK 0xfff00000000001e6
658%define X86_PDPE_LM_NX RT_BIT_64(63)
659%define X86_PDPE_LM_MBZ_MASK_NX 0x0000000000000180
660%define X86_PDPE_LM_MBZ_MASK_NO_NX 0x8000000000000180
661%define X86_PDPE1G_LM_MBZ_MASK_NX 0x000000003fffe000
662%define X86_PDPE1G_LM_MBZ_MASK_NO_NX 0x800000003fffe000
663%ifndef VBOX_FOR_DTRACE_LIB
664%endif
665%ifndef VBOX_FOR_DTRACE_LIB
666%endif
667%ifndef VBOX_FOR_DTRACE_LIB
668%endif
669%ifndef VBOX_FOR_DTRACE_LIB
670%endif
671%ifndef VBOX_FOR_DTRACE_LIB
672%endif
673%define X86_PDPT_SHIFT 30
674%define X86_PDPT_MASK_PAE 0x3
675%define X86_PDPT_MASK_AMD64 0x1ff
676%define X86_PML4E_P RT_BIT_32(0)
677%define X86_PML4E_RW RT_BIT_32(1)
678%define X86_PML4E_US RT_BIT_32(2)
679%define X86_PML4E_PWT RT_BIT_32(3)
680%define X86_PML4E_PCD RT_BIT_32(4)
681%define X86_PML4E_A RT_BIT_32(5)
682%define X86_PML4E_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
683%define X86_PML4E_PG_MASK 0x000ffffffffff000
684%define X86_PML4E_MBZ_MASK_NX 0x0000000000000080
685%define X86_PML4E_MBZ_MASK_NO_NX 0x8000000000000080
686%define X86_PML4E_NX RT_BIT_64(63)
687%ifndef VBOX_FOR_DTRACE_LIB
688%endif
689%ifndef VBOX_FOR_DTRACE_LIB
690%endif
691%ifndef VBOX_FOR_DTRACE_LIB
692%endif
693%define X86_PML4_SHIFT 39
694%define X86_PML4_MASK 0x1ff
695%ifndef VBOX_FOR_DTRACE_LIB
696%endif
697%ifndef VBOX_FOR_DTRACE_LIB
698%endif
699%ifndef VBOX_FOR_DTRACE_LIB
700%endif
701%ifndef VBOX_FOR_DTRACE_LIB
702%endif
703%ifndef VBOX_FOR_DTRACE_LIB
704%endif
705%define X86_OFF_FXSTATE_RSVD 0x1d0
706%define X86_FXSTATE_RSVD_32BIT_MAGIC 0x32b3232b
707%ifndef VBOX_FOR_DTRACE_LIB
708%endif
709%define X86_FSW_IE RT_BIT_32(0)
710%define X86_FSW_DE RT_BIT_32(1)
711%define X86_FSW_ZE RT_BIT_32(2)
712%define X86_FSW_OE RT_BIT_32(3)
713%define X86_FSW_UE RT_BIT_32(4)
714%define X86_FSW_PE RT_BIT_32(5)
715%define X86_FSW_SF RT_BIT_32(6)
716%define X86_FSW_ES RT_BIT_32(7)
717%define X86_FSW_XCPT_MASK 0x007f
718%define X86_FSW_XCPT_ES_MASK 0x00ff
719%define X86_FSW_C0 RT_BIT_32(8)
720%define X86_FSW_C1 RT_BIT_32(9)
721%define X86_FSW_C2 RT_BIT_32(10)
722%define X86_FSW_TOP_MASK 0x3800
723%define X86_FSW_TOP_SHIFT 11
724%define X86_FSW_TOP_SMASK 0x0007
725%define X86_FSW_TOP_GET(a_uFsw) (((a_uFsw) >> X86_FSW_TOP_SHIFT) & X86_FSW_TOP_SMASK)
726%define X86_FSW_C3 RT_BIT_32(14)
727%define X86_FSW_C_MASK 0x4700
728%define X86_FSW_B RT_BIT_32(15)
729%define X86_FCW_IM RT_BIT_32(0)
730%define X86_FCW_DM RT_BIT_32(1)
731%define X86_FCW_ZM RT_BIT_32(2)
732%define X86_FCW_OM RT_BIT_32(3)
733%define X86_FCW_UM RT_BIT_32(4)
734%define X86_FCW_PM RT_BIT_32(5)
735%define X86_FCW_MASK_ALL 0x007f
736%define X86_FCW_XCPT_MASK 0x003f
737%define X86_FCW_PC_MASK 0x0300
738%define X86_FCW_PC_24 0x0000
739%define X86_FCW_PC_RSVD 0x0100
740%define X86_FCW_PC_53 0x0200
741%define X86_FCW_PC_64 0x0300
742%define X86_FCW_RC_MASK 0x0c00
743%define X86_FCW_RC_NEAREST 0x0000
744%define X86_FCW_RC_DOWN 0x0400
745%define X86_FCW_RC_UP 0x0800
746%define X86_FCW_RC_ZERO 0x0c00
747%define X86_FCW_ZERO_MASK 0xf080
748%define X86_MXSCR_IE RT_BIT_32(0)
749%define X86_MXSCR_DE RT_BIT_32(1)
750%define X86_MXSCR_ZE RT_BIT_32(2)
751%define X86_MXSCR_OE RT_BIT_32(3)
752%define X86_MXSCR_UE RT_BIT_32(4)
753%define X86_MXSCR_PE RT_BIT_32(5)
754%define X86_MXSCR_DAZ RT_BIT_32(6)
755%define X86_MXSCR_IM RT_BIT_32(7)
756%define X86_MXSCR_DM RT_BIT_32(8)
757%define X86_MXSCR_ZM RT_BIT_32(9)
758%define X86_MXSCR_OM RT_BIT_32(10)
759%define X86_MXSCR_UM RT_BIT_32(11)
760%define X86_MXSCR_PM RT_BIT_32(12)
761%define X86_MXSCR_RC_MASK 0x6000
762%define X86_MXSCR_RC_NEAREST 0x0000
763%define X86_MXSCR_RC_DOWN 0x2000
764%define X86_MXSCR_RC_UP 0x4000
765%define X86_MXSCR_RC_ZERO 0x6000
766%define X86_MXSCR_FZ RT_BIT_32(15)
767%define X86_MXSCR_MM RT_BIT_32(17)
768%ifndef VBOX_FOR_DTRACE_LIB
769%endif
770%ifndef VBOX_FOR_DTRACE_LIB
771%endif
772%ifndef VBOX_FOR_DTRACE_LIB
773%endif
774%ifndef VBOX_FOR_DTRACE_LIB
775%endif
776%ifndef VBOX_FOR_DTRACE_LIB
777%endif
778%ifndef VBOX_FOR_DTRACE_LIB
779%endif
780%ifndef VBOX_FOR_DTRACE_LIB
781%endif
782%ifndef VBOX_FOR_DTRACE_LIB
783%endif
784%ifndef VBOX_FOR_DTRACE_LIB
785%endif
786%define XSAVE_C_X87_BIT 0
787%define XSAVE_C_X87 RT_BIT_64(XSAVE_C_X87_BIT)
788%define XSAVE_C_SSE_BIT 1
789%define XSAVE_C_SSE RT_BIT_64(XSAVE_C_SSE_BIT)
790%define XSAVE_C_YMM_BIT 2
791%define XSAVE_C_YMM RT_BIT_64(XSAVE_C_YMM_BIT)
792%define XSAVE_C_BNDREGS_BIT 3
793%define XSAVE_C_BNDREGS RT_BIT_64(XSAVE_C_BNDREGS_BIT)
794%define XSAVE_C_BNDCSR_BIT 4
795%define XSAVE_C_BNDCSR RT_BIT_64(XSAVE_C_BNDCSR_BIT)
796%define XSAVE_C_OPMASK_BIT 5
797%define XSAVE_C_OPMASK RT_BIT_64(XSAVE_C_OPMASK_BIT)
798%define XSAVE_C_ZMM_HI256_BIT 6
799%define XSAVE_C_ZMM_HI256 RT_BIT_64(XSAVE_C_ZMM_HI256_BIT)
800%define XSAVE_C_ZMM_16HI_BIT 7
801%define XSAVE_C_ZMM_16HI RT_BIT_64(XSAVE_C_ZMM_16HI_BIT)
802%define XSAVE_C_PKRU_BIT 9
803%define XSAVE_C_PKRU RT_BIT_64(XSAVE_C_PKRU_BIT)
804%define XSAVE_C_LWP_BIT 62
805%define XSAVE_C_LWP RT_BIT_64(XSAVE_C_LWP_BIT)
806%ifndef VBOX_FOR_DTRACE_LIB
807%endif
808%define X86DESCATTR_TYPE 0x0000000f
809%define X86DESCATTR_DT 0x00000010
810%define X86DESCATTR_DPL 0x00000060
811%define X86DESCATTR_DPL_SHIFT 5
812%define X86DESCATTR_P 0x00000080
813%define X86DESCATTR_LIMIT_HIGH 0x00000f00
814%define X86DESCATTR_AVL 0x00001000
815%define X86DESCATTR_L 0x00002000
816%define X86DESCATTR_D 0x00004000
817%define X86DESCATTR_G 0x00008000
818%define X86DESCATTR_UNUSABLE 0x00010000
819%ifndef VBOX_FOR_DTRACE_LIB
820%endif
821%ifndef VBOX_FOR_DTRACE_LIB
822%define X86DESCGENERIC_BIT_OFF_LIMIT_LOW (0)
823%define X86DESCGENERIC_BIT_OFF_BASE_LOW (16)
824%define X86DESCGENERIC_BIT_OFF_BASE_HIGH1 (32)
825%define X86DESCGENERIC_BIT_OFF_TYPE (40)
826%define X86DESCGENERIC_BIT_OFF_DESC_TYPE (44)
827%define X86DESCGENERIC_BIT_OFF_DPL (45)
828%define X86DESCGENERIC_BIT_OFF_PRESENT (47)
829%define X86DESCGENERIC_BIT_OFF_LIMIT_HIGH (48)
830%define X86DESCGENERIC_BIT_OFF_AVAILABLE (52)
831%define X86DESCGENERIC_BIT_OFF_LONG (53)
832%define X86DESCGENERIC_BIT_OFF_DEF_BIG (54)
833%define X86DESCGENERIC_BIT_OFF_GRANULARITY (55)
834%define X86DESCGENERIC_BIT_OFF_BASE_HIGH2 (56)
835%define X86LAR_F_TYPE 0x0f00
836%define X86LAR_F_DT 0x1000
837%define X86LAR_F_DPL 0x6000
838%define X86LAR_F_DPL_SHIFT 13
839%define X86LAR_F_P 0x8000
840%define X86LAR_F_AVL 0x00100000
841%define X86LAR_F_L 0x00200000
842%define X86LAR_F_D 0x00400000
843%define X86LAR_F_G 0x00800000
844%endif
845%ifndef VBOX_FOR_DTRACE_LIB
846%endif
847%ifndef VBOX_FOR_DTRACE_LIB
848%endif
849%ifndef VBOX_FOR_DTRACE_LIB
850%endif
851%ifndef VBOX_FOR_DTRACE_LIB
852%endif
853%ifndef VBOX_FOR_DTRACE_LIB
854%endif
855%if HC_ARCH_BITS == 64
856%else
857%endif
858%if HC_ARCH_BITS == 64
859%else
860%endif
861%if HC_ARCH_BITS == 64
862%else
863%endif
864%define X86_SEL_TYPE_CODE 8
865%define X86_SEL_TYPE_MEMORY RT_BIT_32(4)
866%define X86_SEL_TYPE_ACCESSED 1
867%define X86_SEL_TYPE_DOWN 4
868%define X86_SEL_TYPE_CONF 4
869%define X86_SEL_TYPE_WRITE 2
870%define X86_SEL_TYPE_READ 2
871%define X86_SEL_TYPE_READ_BIT 1
872%define X86_SEL_TYPE_RO 0
873%define X86_SEL_TYPE_RO_ACC (0 | X86_SEL_TYPE_ACCESSED)
874%define X86_SEL_TYPE_RW 2
875%define X86_SEL_TYPE_RW_ACC (2 | X86_SEL_TYPE_ACCESSED)
876%define X86_SEL_TYPE_RO_DOWN 4
877%define X86_SEL_TYPE_RO_DOWN_ACC (4 | X86_SEL_TYPE_ACCESSED)
878%define X86_SEL_TYPE_RW_DOWN 6
879%define X86_SEL_TYPE_RW_DOWN_ACC (6 | X86_SEL_TYPE_ACCESSED)
880%define X86_SEL_TYPE_EO (0 | X86_SEL_TYPE_CODE)
881%define X86_SEL_TYPE_EO_ACC (0 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
882%define X86_SEL_TYPE_ER (2 | X86_SEL_TYPE_CODE)
883%define X86_SEL_TYPE_ER_ACC (2 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
884%define X86_SEL_TYPE_EO_CONF (4 | X86_SEL_TYPE_CODE)
885%define X86_SEL_TYPE_EO_CONF_ACC (4 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
886%define X86_SEL_TYPE_ER_CONF (6 | X86_SEL_TYPE_CODE)
887%define X86_SEL_TYPE_ER_CONF_ACC (6 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
888%define X86_SEL_TYPE_SYS_TSS_BUSY_MASK 2
889%define X86_SEL_TYPE_SYS_UNDEFINED 0
890%define X86_SEL_TYPE_SYS_286_TSS_AVAIL 1
891%define X86_SEL_TYPE_SYS_LDT 2
892%define X86_SEL_TYPE_SYS_286_TSS_BUSY 3
893%define X86_SEL_TYPE_SYS_286_CALL_GATE 4
894%define X86_SEL_TYPE_SYS_TASK_GATE 5
895%define X86_SEL_TYPE_SYS_286_INT_GATE 6
896%define X86_SEL_TYPE_SYS_286_TRAP_GATE 7
897%define X86_SEL_TYPE_SYS_UNDEFINED2 8
898%define X86_SEL_TYPE_SYS_386_TSS_AVAIL 9
899%define X86_SEL_TYPE_SYS_UNDEFINED3 0xA
900%define X86_SEL_TYPE_SYS_386_TSS_BUSY 0xB
901%define X86_SEL_TYPE_SYS_386_CALL_GATE 0xC
902%define X86_SEL_TYPE_SYS_UNDEFINED4 0xD
903%define X86_SEL_TYPE_SYS_386_INT_GATE 0xE
904%define X86_SEL_TYPE_SYS_386_TRAP_GATE 0xF
905%define AMD64_SEL_TYPE_SYS_LDT 2
906%define AMD64_SEL_TYPE_SYS_TSS_AVAIL 9
907%define AMD64_SEL_TYPE_SYS_TSS_BUSY 0xB
908%define AMD64_SEL_TYPE_SYS_CALL_GATE 0xC
909%define AMD64_SEL_TYPE_SYS_INT_GATE 0xE
910%define AMD64_SEL_TYPE_SYS_TRAP_GATE 0xF
911%define X86_DESC_TYPE_MASK (RT_BIT_32(8) | RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
912%define X86_DESC_S RT_BIT_32(12)
913%define X86_DESC_DPL (RT_BIT_32(13) | RT_BIT_32(14))
914%define X86_DESC_P RT_BIT_32(15)
915%define X86_DESC_AVL RT_BIT_32(20)
916%define X86_DESC_DB RT_BIT_32(22)
917%define X86_DESC_G RT_BIT_32(23)
918%define X86_SEL_TYPE_SYS_286_TSS_LIMIT_MIN 0x2b
919%define X86_SEL_TYPE_SYS_386_TSS_LIMIT_MIN 0x67
920%ifndef VBOX_FOR_DTRACE_LIB
921%endif
922%ifndef VBOX_FOR_DTRACE_LIB
923%endif
924%ifndef VBOX_FOR_DTRACE_LIB
925%endif
926%define X86_SEL_SHIFT 3
927%define X86_SEL_MASK 0xfff8
928%define X86_SEL_MASK_OFF_RPL 0xfffc
929%define X86_SEL_LDT 0x0004
930%define X86_SEL_RPL 0x0003
931%define X86_SEL_RPL_LDT 0x0007
932%define X86_XCPT_MAX (X86_XCPT_SX)
933%define X86_TRAP_ERR_EXTERNAL 1
934%define X86_TRAP_ERR_IDT 2
935%define X86_TRAP_ERR_TI 4
936%define X86_TRAP_ERR_SEL_MASK 0xfff8
937%define X86_TRAP_ERR_SEL_SHIFT 3
938%define X86_TRAP_PF_P RT_BIT_32(0)
939%define X86_TRAP_PF_RW RT_BIT_32(1)
940%define X86_TRAP_PF_US RT_BIT_32(2)
941%define X86_TRAP_PF_RSVD RT_BIT_32(3)
942%define X86_TRAP_PF_ID RT_BIT_32(4)
943%define X86_TRAP_PF_PK RT_BIT_32(5)
944%ifndef VBOX_FOR_DTRACE_LIB
945%else
946%endif
947%ifndef VBOX_FOR_DTRACE_LIB
948%else
949%endif
950%define X86_MODRM_RM_MASK 0x07
951%define X86_MODRM_REG_MASK 0x38
952%define X86_MODRM_REG_SMASK 0x07
953%define X86_MODRM_REG_SHIFT 3
954%define X86_MODRM_MOD_MASK 0xc0
955%define X86_MODRM_MOD_SMASK 0x03
956%define X86_MODRM_MOD_SHIFT 6
957%ifndef VBOX_FOR_DTRACE_LIB
958%endif
959%define X86_SIB_BASE_MASK 0x07
960%define X86_SIB_INDEX_MASK 0x38
961%define X86_SIB_INDEX_SMASK 0x07
962%define X86_SIB_INDEX_SHIFT 3
963%define X86_SIB_SCALE_MASK 0xc0
964%define X86_SIB_SCALE_SMASK 0x03
965%define X86_SIB_SCALE_SHIFT 6
966%ifndef VBOX_FOR_DTRACE_LIB
967%endif
968%define X86_GREG_xAX 0
969%define X86_GREG_xCX 1
970%define X86_GREG_xDX 2
971%define X86_GREG_xBX 3
972%define X86_GREG_xSP 4
973%define X86_GREG_xBP 5
974%define X86_GREG_xSI 6
975%define X86_GREG_xDI 7
976%define X86_GREG_x8 8
977%define X86_GREG_x9 9
978%define X86_GREG_x10 10
979%define X86_GREG_x11 11
980%define X86_GREG_x12 12
981%define X86_GREG_x13 13
982%define X86_GREG_x14 14
983%define X86_GREG_x15 15
984%define X86_SREG_ES 0
985%define X86_SREG_CS 1
986%define X86_SREG_SS 2
987%define X86_SREG_DS 3
988%define X86_SREG_FS 4
989%define X86_SREG_GS 5
990%define X86_SREG_COUNT 6
991%define X86_OP_PRF_CS 0x2e
992%define X86_OP_PRF_SS 0x36
993%define X86_OP_PRF_DS 0x3e
994%define X86_OP_PRF_ES 0x26
995%define X86_OP_PRF_FS 0x64
996%define X86_OP_PRF_GS 0x65
997%define X86_OP_PRF_SIZE_OP 0x66
998%define X86_OP_PRF_SIZE_ADDR 0x67
999%define X86_OP_PRF_LOCK 0xf0
1000%define X86_OP_PRF_REPZ 0xf2
1001%define X86_OP_PRF_REPNZ 0xf3
1002%define X86_OP_REX_B 0x41
1003%define X86_OP_REX_X 0x42
1004%define X86_OP_REX_R 0x44
1005%define X86_OP_REX_W 0x48
1006%endif
1007%include "iprt/x86extra.mac"
注意: 瀏覽 TracBrowser 來幫助您使用儲存庫瀏覽器

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette