1 | /*
|
---|
2 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
|
---|
3 | * All Rights Reserved.
|
---|
4 | *
|
---|
5 | * Permission is hereby granted, free of charge, to any person obtaining a
|
---|
6 | * copy of this software and associated documentation files (the
|
---|
7 | * "Software"), to deal in the Software without restriction, including
|
---|
8 | * without limitation the rights to use, copy, modify, merge, publish,
|
---|
9 | * distribute, sub license, and/or sell copies of the Software, and to
|
---|
10 | * permit persons to whom the Software is furnished to do so, subject to
|
---|
11 | * the following conditions:
|
---|
12 | *
|
---|
13 | * The above copyright notice and this permission notice (including the
|
---|
14 | * next paragraph) shall be included in all copies or substantial portions
|
---|
15 | * of the Software.
|
---|
16 | *
|
---|
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
|
---|
18 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
|
---|
19 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
|
---|
20 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
|
---|
21 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
|
---|
22 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
|
---|
23 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
---|
24 | *
|
---|
25 | */
|
---|
26 |
|
---|
27 | #ifndef _I915_DRM_H_
|
---|
28 | #define _I915_DRM_H_
|
---|
29 |
|
---|
30 | /* Please note that modifications to all structs defined here are
|
---|
31 | * subject to backwards-compatibility constraints.
|
---|
32 | */
|
---|
33 |
|
---|
34 | #include "drm.h"
|
---|
35 |
|
---|
36 | /* Each region is a minimum of 16k, and there are at most 255 of them.
|
---|
37 | */
|
---|
38 | #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
|
---|
39 | * of chars for next/prev indices */
|
---|
40 | #define I915_LOG_MIN_TEX_REGION_SIZE 14
|
---|
41 |
|
---|
42 | typedef struct _drm_i915_init {
|
---|
43 | enum {
|
---|
44 | I915_INIT_DMA = 0x01,
|
---|
45 | I915_CLEANUP_DMA = 0x02,
|
---|
46 | I915_RESUME_DMA = 0x03,
|
---|
47 |
|
---|
48 | /* Since this struct isn't versioned, just used a new
|
---|
49 | * 'func' code to indicate the presence of dri2 sarea
|
---|
50 | * info. */
|
---|
51 | I915_INIT_DMA2 = 0x04
|
---|
52 | } func;
|
---|
53 | unsigned int mmio_offset;
|
---|
54 | int sarea_priv_offset;
|
---|
55 | unsigned int ring_start;
|
---|
56 | unsigned int ring_end;
|
---|
57 | unsigned int ring_size;
|
---|
58 | unsigned int front_offset;
|
---|
59 | unsigned int back_offset;
|
---|
60 | unsigned int depth_offset;
|
---|
61 | unsigned int w;
|
---|
62 | unsigned int h;
|
---|
63 | unsigned int pitch;
|
---|
64 | unsigned int pitch_bits;
|
---|
65 | unsigned int back_pitch;
|
---|
66 | unsigned int depth_pitch;
|
---|
67 | unsigned int cpp;
|
---|
68 | unsigned int chipset;
|
---|
69 | unsigned int sarea_handle;
|
---|
70 | } drm_i915_init_t;
|
---|
71 |
|
---|
72 | typedef struct drm_i915_sarea {
|
---|
73 | struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
|
---|
74 | int last_upload; /* last time texture was uploaded */
|
---|
75 | int last_enqueue; /* last time a buffer was enqueued */
|
---|
76 | int last_dispatch; /* age of the most recently dispatched buffer */
|
---|
77 | int ctxOwner; /* last context to upload state */
|
---|
78 | int texAge;
|
---|
79 | int pf_enabled; /* is pageflipping allowed? */
|
---|
80 | int pf_active;
|
---|
81 | int pf_current_page; /* which buffer is being displayed? */
|
---|
82 | int perf_boxes; /* performance boxes to be displayed */
|
---|
83 | int width, height; /* screen size in pixels */
|
---|
84 |
|
---|
85 | drm_handle_t front_handle;
|
---|
86 | int front_offset;
|
---|
87 | int front_size;
|
---|
88 |
|
---|
89 | drm_handle_t back_handle;
|
---|
90 | int back_offset;
|
---|
91 | int back_size;
|
---|
92 |
|
---|
93 | drm_handle_t depth_handle;
|
---|
94 | int depth_offset;
|
---|
95 | int depth_size;
|
---|
96 |
|
---|
97 | drm_handle_t tex_handle;
|
---|
98 | int tex_offset;
|
---|
99 | int tex_size;
|
---|
100 | int log_tex_granularity;
|
---|
101 | int pitch;
|
---|
102 | int rotation; /* 0, 90, 180 or 270 */
|
---|
103 | int rotated_offset;
|
---|
104 | int rotated_size;
|
---|
105 | int rotated_pitch;
|
---|
106 | int virtualX, virtualY;
|
---|
107 |
|
---|
108 | unsigned int front_tiled;
|
---|
109 | unsigned int back_tiled;
|
---|
110 | unsigned int depth_tiled;
|
---|
111 | unsigned int rotated_tiled;
|
---|
112 | unsigned int rotated2_tiled;
|
---|
113 |
|
---|
114 | int planeA_x;
|
---|
115 | int planeA_y;
|
---|
116 | int planeA_w;
|
---|
117 | int planeA_h;
|
---|
118 | int planeB_x;
|
---|
119 | int planeB_y;
|
---|
120 | int planeB_w;
|
---|
121 | int planeB_h;
|
---|
122 |
|
---|
123 | /* Triple buffering */
|
---|
124 | drm_handle_t third_handle;
|
---|
125 | int third_offset;
|
---|
126 | int third_size;
|
---|
127 | unsigned int third_tiled;
|
---|
128 |
|
---|
129 | /* buffer object handles for the static buffers. May change
|
---|
130 | * over the lifetime of the client, though it doesn't in our current
|
---|
131 | * implementation.
|
---|
132 | */
|
---|
133 | unsigned int front_bo_handle;
|
---|
134 | unsigned int back_bo_handle;
|
---|
135 | unsigned int third_bo_handle;
|
---|
136 | unsigned int depth_bo_handle;
|
---|
137 | } drm_i915_sarea_t;
|
---|
138 |
|
---|
139 | /* Driver specific fence types and classes.
|
---|
140 | */
|
---|
141 | /* Flags for perf_boxes
|
---|
142 | */
|
---|
143 | #define I915_BOX_RING_EMPTY 0x1
|
---|
144 | #define I915_BOX_FLIP 0x2
|
---|
145 | #define I915_BOX_WAIT 0x4
|
---|
146 | #define I915_BOX_TEXTURE_LOAD 0x8
|
---|
147 | #define I915_BOX_LOST_CONTEXT 0x10
|
---|
148 |
|
---|
149 | /* I915 specific ioctls
|
---|
150 | * The device specific ioctl range is 0x40 to 0x79.
|
---|
151 | */
|
---|
152 | #define DRM_I915_INIT 0x00
|
---|
153 | #define DRM_I915_FLUSH 0x01
|
---|
154 | #define DRM_I915_FLIP 0x02
|
---|
155 | #define DRM_I915_BATCHBUFFER 0x03
|
---|
156 | #define DRM_I915_IRQ_EMIT 0x04
|
---|
157 | #define DRM_I915_IRQ_WAIT 0x05
|
---|
158 | #define DRM_I915_GETPARAM 0x06
|
---|
159 | #define DRM_I915_SETPARAM 0x07
|
---|
160 | #define DRM_I915_ALLOC 0x08
|
---|
161 | #define DRM_I915_FREE 0x09
|
---|
162 | #define DRM_I915_INIT_HEAP 0x0a
|
---|
163 | #define DRM_I915_CMDBUFFER 0x0b
|
---|
164 | #define DRM_I915_DESTROY_HEAP 0x0c
|
---|
165 | #define DRM_I915_SET_VBLANK_PIPE 0x0d
|
---|
166 | #define DRM_I915_GET_VBLANK_PIPE 0x0e
|
---|
167 | #define DRM_I915_VBLANK_SWAP 0x0f
|
---|
168 | #define DRM_I915_MMIO 0x10
|
---|
169 | #define DRM_I915_HWS_ADDR 0x11
|
---|
170 |
|
---|
171 | #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
|
---|
172 | #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
|
---|
173 | #define DRM_IOCTL_I915_FLIP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FLIP, drm_i915_flip_t)
|
---|
174 | #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
|
---|
175 | #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
|
---|
176 | #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
|
---|
177 | #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
|
---|
178 | #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
|
---|
179 | #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
|
---|
180 | #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
|
---|
181 | #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
|
---|
182 | #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
|
---|
183 | #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
|
---|
184 | #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
|
---|
185 | #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
|
---|
186 | #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
|
---|
187 | #define DRM_IOCTL_I915_MMIO DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_MMIO, drm_i915_mmio)
|
---|
188 |
|
---|
189 | /* Asynchronous page flipping:
|
---|
190 | */
|
---|
191 | typedef struct drm_i915_flip {
|
---|
192 | /*
|
---|
193 | * This is really talking about planes, and we could rename it
|
---|
194 | * except for the fact that some of the duplicated i915_drm.h files
|
---|
195 | * out there check for HAVE_I915_FLIP and so might pick up this
|
---|
196 | * version.
|
---|
197 | */
|
---|
198 | int pipes;
|
---|
199 | } drm_i915_flip_t;
|
---|
200 |
|
---|
201 | /* Allow drivers to submit batchbuffers directly to hardware, relying
|
---|
202 | * on the security mechanisms provided by hardware.
|
---|
203 | */
|
---|
204 | typedef struct drm_i915_batchbuffer {
|
---|
205 | int start; /* agp offset */
|
---|
206 | int used; /* nr bytes in use */
|
---|
207 | int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
|
---|
208 | int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
|
---|
209 | int num_cliprects; /* mulitpass with multiple cliprects? */
|
---|
210 | struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
|
---|
211 | } drm_i915_batchbuffer_t;
|
---|
212 |
|
---|
213 | /* As above, but pass a pointer to userspace buffer which can be
|
---|
214 | * validated by the kernel prior to sending to hardware.
|
---|
215 | */
|
---|
216 | typedef struct _drm_i915_cmdbuffer {
|
---|
217 | char __user *buf; /* pointer to userspace command buffer */
|
---|
218 | int sz; /* nr bytes in buf */
|
---|
219 | int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
|
---|
220 | int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
|
---|
221 | int num_cliprects; /* mulitpass with multiple cliprects? */
|
---|
222 | struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
|
---|
223 | } drm_i915_cmdbuffer_t;
|
---|
224 |
|
---|
225 | /* Userspace can request & wait on irq's:
|
---|
226 | */
|
---|
227 | typedef struct drm_i915_irq_emit {
|
---|
228 | int __user *irq_seq;
|
---|
229 | } drm_i915_irq_emit_t;
|
---|
230 |
|
---|
231 | typedef struct drm_i915_irq_wait {
|
---|
232 | int irq_seq;
|
---|
233 | } drm_i915_irq_wait_t;
|
---|
234 |
|
---|
235 | /* Ioctl to query kernel params:
|
---|
236 | */
|
---|
237 | #define I915_PARAM_IRQ_ACTIVE 1
|
---|
238 | #define I915_PARAM_ALLOW_BATCHBUFFER 2
|
---|
239 | #define I915_PARAM_LAST_DISPATCH 3
|
---|
240 | #define I915_PARAM_CHIPSET_ID 4
|
---|
241 |
|
---|
242 | typedef struct drm_i915_getparam {
|
---|
243 | int param;
|
---|
244 | int __user *value;
|
---|
245 | } drm_i915_getparam_t;
|
---|
246 |
|
---|
247 | /* Ioctl to set kernel params:
|
---|
248 | */
|
---|
249 | #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
|
---|
250 | #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
|
---|
251 | #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
|
---|
252 |
|
---|
253 | typedef struct drm_i915_setparam {
|
---|
254 | int param;
|
---|
255 | int value;
|
---|
256 | } drm_i915_setparam_t;
|
---|
257 |
|
---|
258 | /* A memory manager for regions of shared memory:
|
---|
259 | */
|
---|
260 | #define I915_MEM_REGION_AGP 1
|
---|
261 |
|
---|
262 | typedef struct drm_i915_mem_alloc {
|
---|
263 | int region;
|
---|
264 | int alignment;
|
---|
265 | int size;
|
---|
266 | int __user *region_offset; /* offset from start of fb or agp */
|
---|
267 | } drm_i915_mem_alloc_t;
|
---|
268 |
|
---|
269 | typedef struct drm_i915_mem_free {
|
---|
270 | int region;
|
---|
271 | int region_offset;
|
---|
272 | } drm_i915_mem_free_t;
|
---|
273 |
|
---|
274 | typedef struct drm_i915_mem_init_heap {
|
---|
275 | int region;
|
---|
276 | int size;
|
---|
277 | int start;
|
---|
278 | } drm_i915_mem_init_heap_t;
|
---|
279 |
|
---|
280 | /* Allow memory manager to be torn down and re-initialized (eg on
|
---|
281 | * rotate):
|
---|
282 | */
|
---|
283 | typedef struct drm_i915_mem_destroy_heap {
|
---|
284 | int region;
|
---|
285 | } drm_i915_mem_destroy_heap_t;
|
---|
286 |
|
---|
287 | /* Allow X server to configure which pipes to monitor for vblank signals
|
---|
288 | */
|
---|
289 | #define DRM_I915_VBLANK_PIPE_A 1
|
---|
290 | #define DRM_I915_VBLANK_PIPE_B 2
|
---|
291 |
|
---|
292 | typedef struct drm_i915_vblank_pipe {
|
---|
293 | int pipe;
|
---|
294 | } drm_i915_vblank_pipe_t;
|
---|
295 |
|
---|
296 | /* Schedule buffer swap at given vertical blank:
|
---|
297 | */
|
---|
298 | typedef struct drm_i915_vblank_swap {
|
---|
299 | drm_drawable_t drawable;
|
---|
300 | enum drm_vblank_seq_type seqtype;
|
---|
301 | unsigned int sequence;
|
---|
302 | } drm_i915_vblank_swap_t;
|
---|
303 |
|
---|
304 | #define I915_MMIO_READ 0
|
---|
305 | #define I915_MMIO_WRITE 1
|
---|
306 |
|
---|
307 | #define I915_MMIO_MAY_READ 0x1
|
---|
308 | #define I915_MMIO_MAY_WRITE 0x2
|
---|
309 |
|
---|
310 | #define MMIO_REGS_IA_PRIMATIVES_COUNT 0
|
---|
311 | #define MMIO_REGS_IA_VERTICES_COUNT 1
|
---|
312 | #define MMIO_REGS_VS_INVOCATION_COUNT 2
|
---|
313 | #define MMIO_REGS_GS_PRIMITIVES_COUNT 3
|
---|
314 | #define MMIO_REGS_GS_INVOCATION_COUNT 4
|
---|
315 | #define MMIO_REGS_CL_PRIMITIVES_COUNT 5
|
---|
316 | #define MMIO_REGS_CL_INVOCATION_COUNT 6
|
---|
317 | #define MMIO_REGS_PS_INVOCATION_COUNT 7
|
---|
318 | #define MMIO_REGS_PS_DEPTH_COUNT 8
|
---|
319 |
|
---|
320 | typedef struct drm_i915_mmio_entry {
|
---|
321 | unsigned int flag;
|
---|
322 | unsigned int offset;
|
---|
323 | unsigned int size;
|
---|
324 | } drm_i915_mmio_entry_t;
|
---|
325 |
|
---|
326 | typedef struct drm_i915_mmio {
|
---|
327 | unsigned int read_write:1;
|
---|
328 | unsigned int reg:31;
|
---|
329 | void __user *data;
|
---|
330 | } drm_i915_mmio_t;
|
---|
331 |
|
---|
332 | typedef struct drm_i915_hws_addr {
|
---|
333 | uint64_t addr;
|
---|
334 | } drm_i915_hws_addr_t;
|
---|
335 |
|
---|
336 | #endif /* _I915_DRM_H_ */
|
---|