VirtualBox

source: vbox/trunk/src/recompiler_new/target-i386/cpu.h@ 13236

最後變更 在這個檔案從13236是 13230,由 vboxsync 提交於 16 年 前

further new recompiler work

  • 屬性 svn:eol-style 設為 native
檔案大小: 28.5 KB
 
1/*
2 * i386 virtual CPU header
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20
21/*
22 * Sun LGPL Disclaimer: For the avoidance of doubt, except that if any license choice
23 * other than GPL or LGPL is available it will apply instead, Sun elects to use only
24 * the Lesser General Public License version 2.1 (LGPLv2) at this time for any software where
25 * a choice of LGPL license versions is made available with the language indicating
26 * that LGPLv2 or any later version may be used, or where a choice of which version
27 * of the LGPL is applied is otherwise unspecified.
28 */
29#ifndef CPU_I386_H
30#define CPU_I386_H
31
32#include "config.h"
33
34#ifdef TARGET_X86_64
35#define TARGET_LONG_BITS 64
36#else
37#define TARGET_LONG_BITS 32
38#endif
39
40/* target supports implicit self modifying code */
41#define TARGET_HAS_SMC
42/* support for self modifying code even if the modified instruction is
43 close to the modifying instruction */
44#define TARGET_HAS_PRECISE_SMC
45
46#define TARGET_HAS_ICE 1
47
48#ifdef TARGET_X86_64
49#define ELF_MACHINE EM_X86_64
50#else
51#define ELF_MACHINE EM_386
52#endif
53
54#include "cpu-defs.h"
55
56#include "softfloat.h"
57
58#if defined(VBOX)
59# include <iprt/critsect.h>
60# include <iprt/thread.h>
61# include <iprt/assert.h>
62# include <iprt/asm.h>
63# include <VBox/vmm.h>
64#endif /* VBOX */
65
66#define R_EAX 0
67#define R_ECX 1
68#define R_EDX 2
69#define R_EBX 3
70#define R_ESP 4
71#define R_EBP 5
72#define R_ESI 6
73#define R_EDI 7
74
75#define R_AL 0
76#define R_CL 1
77#define R_DL 2
78#define R_BL 3
79#define R_AH 4
80#define R_CH 5
81#define R_DH 6
82#define R_BH 7
83
84#define R_ES 0
85#define R_CS 1
86#define R_SS 2
87#define R_DS 3
88#define R_FS 4
89#define R_GS 5
90
91/* segment descriptor fields */
92#define DESC_G_MASK (1 << 23)
93#define DESC_B_SHIFT 22
94#define DESC_B_MASK (1 << DESC_B_SHIFT)
95#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
96#define DESC_L_MASK (1 << DESC_L_SHIFT)
97#define DESC_AVL_MASK (1 << 20)
98#define DESC_P_MASK (1 << 15)
99#define DESC_DPL_SHIFT 13
100#define DESC_S_MASK (1 << 12)
101#define DESC_TYPE_SHIFT 8
102#define DESC_A_MASK (1 << 8)
103
104#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
105#define DESC_C_MASK (1 << 10) /* code: conforming */
106#define DESC_R_MASK (1 << 9) /* code: readable */
107
108#define DESC_E_MASK (1 << 10) /* data: expansion direction */
109#define DESC_W_MASK (1 << 9) /* data: writable */
110
111#define DESC_TSS_BUSY_MASK (1 << 9)
112
113/* eflags masks */
114#define CC_C 0x0001
115#define CC_P 0x0004
116#define CC_A 0x0010
117#define CC_Z 0x0040
118#define CC_S 0x0080
119#define CC_O 0x0800
120
121#define TF_SHIFT 8
122#define IOPL_SHIFT 12
123#define VM_SHIFT 17
124
125#define TF_MASK 0x00000100
126#define IF_MASK 0x00000200
127#define DF_MASK 0x00000400
128#define IOPL_MASK 0x00003000
129#define NT_MASK 0x00004000
130#define RF_MASK 0x00010000
131#define VM_MASK 0x00020000
132#define AC_MASK 0x00040000
133#define VIF_MASK 0x00080000
134#define VIP_MASK 0x00100000
135#define ID_MASK 0x00200000
136
137/* hidden flags - used internally by qemu to represent additionnal cpu
138 states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not redundant. We avoid
139 using the IOPL_MASK, TF_MASK and VM_MASK bit position to ease oring
140 with eflags. */
141/* current cpl */
142#define HF_CPL_SHIFT 0
143/* true if soft mmu is being used */
144#define HF_SOFTMMU_SHIFT 2
145/* true if hardware interrupts must be disabled for next instruction */
146#define HF_INHIBIT_IRQ_SHIFT 3
147/* 16 or 32 segments */
148#define HF_CS32_SHIFT 4
149#define HF_SS32_SHIFT 5
150/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
151#define HF_ADDSEG_SHIFT 6
152/* copy of CR0.PE (protected mode) */
153#define HF_PE_SHIFT 7
154#define HF_TF_SHIFT 8 /* must be same as eflags */
155#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
156#define HF_EM_SHIFT 10
157#define HF_TS_SHIFT 11
158#define HF_IOPL_SHIFT 12 /* must be same as eflags */
159#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
160#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
161#define HF_OSFXSR_SHIFT 16 /* CR4.OSFXSR */
162#define HF_VM_SHIFT 17 /* must be same as eflags */
163#define HF_HALTED_SHIFT 18 /* CPU halted */
164#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
165#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
166#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
167
168#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
169#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
170#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
171#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
172#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
173#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
174#define HF_PE_MASK (1 << HF_PE_SHIFT)
175#define HF_TF_MASK (1 << HF_TF_SHIFT)
176#define HF_MP_MASK (1 << HF_MP_SHIFT)
177#define HF_EM_MASK (1 << HF_EM_SHIFT)
178#define HF_TS_MASK (1 << HF_TS_SHIFT)
179#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
180#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
181#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
182#define HF_HALTED_MASK (1 << HF_HALTED_SHIFT)
183#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
184#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
185#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
186
187/* hflags2 */
188
189#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
190#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
191#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
192#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
193
194#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
195#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
196#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
197#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
198
199#define CR0_PE_MASK (1 << 0)
200#define CR0_MP_MASK (1 << 1)
201#define CR0_EM_MASK (1 << 2)
202#define CR0_TS_MASK (1 << 3)
203#define CR0_ET_MASK (1 << 4)
204#define CR0_NE_MASK (1 << 5)
205#define CR0_WP_MASK (1 << 16)
206#define CR0_AM_MASK (1 << 18)
207#define CR0_PG_MASK (1 << 31)
208
209#define CR4_VME_MASK (1 << 0)
210#define CR4_PVI_MASK (1 << 1)
211#define CR4_TSD_MASK (1 << 2)
212#define CR4_DE_MASK (1 << 3)
213#define CR4_PSE_MASK (1 << 4)
214#define CR4_PAE_MASK (1 << 5)
215#define CR4_PGE_MASK (1 << 7)
216#define CR4_PCE_MASK (1 << 8)
217#define CR4_OSFXSR_MASK (1 << 9)
218#define CR4_OSXMMEXCPT_MASK (1 << 10)
219
220#define PG_PRESENT_BIT 0
221#define PG_RW_BIT 1
222#define PG_USER_BIT 2
223#define PG_PWT_BIT 3
224#define PG_PCD_BIT 4
225#define PG_ACCESSED_BIT 5
226#define PG_DIRTY_BIT 6
227#define PG_PSE_BIT 7
228#define PG_GLOBAL_BIT 8
229#define PG_NX_BIT 63
230
231#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
232#define PG_RW_MASK (1 << PG_RW_BIT)
233#define PG_USER_MASK (1 << PG_USER_BIT)
234#define PG_PWT_MASK (1 << PG_PWT_BIT)
235#define PG_PCD_MASK (1 << PG_PCD_BIT)
236#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
237#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
238#define PG_PSE_MASK (1 << PG_PSE_BIT)
239#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
240#define PG_NX_MASK (1LL << PG_NX_BIT)
241
242#define PG_ERROR_W_BIT 1
243
244#define PG_ERROR_P_MASK 0x01
245#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
246#define PG_ERROR_U_MASK 0x04
247#define PG_ERROR_RSVD_MASK 0x08
248#define PG_ERROR_I_D_MASK 0x10
249
250#define MSR_IA32_APICBASE 0x1b
251#define MSR_IA32_APICBASE_BSP (1<<8)
252#define MSR_IA32_APICBASE_ENABLE (1<<11)
253#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
254
255#ifndef MSR_IA32_SYSENTER_CS /* VBox x86.h klugde */
256#define MSR_IA32_SYSENTER_CS 0x174
257#define MSR_IA32_SYSENTER_ESP 0x175
258#define MSR_IA32_SYSENTER_EIP 0x176
259#endif
260
261#define MSR_IA32_SYSENTER_CS 0x174
262#define MSR_IA32_SYSENTER_ESP 0x175
263#define MSR_IA32_SYSENTER_EIP 0x176
264
265#define MSR_MCG_CAP 0x179
266#define MSR_MCG_STATUS 0x17a
267#define MSR_MCG_CTL 0x17b
268
269#define MSR_PAT 0x277
270
271#define MSR_EFER 0xc0000080
272
273#define MSR_EFER_SCE (1 << 0)
274#define MSR_EFER_LME (1 << 8)
275#define MSR_EFER_LMA (1 << 10)
276#define MSR_EFER_NXE (1 << 11)
277#define MSR_EFER_SVME (1 << 12)
278#define MSR_EFER_FFXSR (1 << 14)
279
280#ifdef VBOX
281#define MSR_APIC_RANGE_START 0x800
282#define MSR_APIC_RANGE_END 0x900
283#endif
284
285#define MSR_STAR 0xc0000081
286#define MSR_LSTAR 0xc0000082
287#define MSR_CSTAR 0xc0000083
288#define MSR_FMASK 0xc0000084
289#define MSR_FSBASE 0xc0000100
290#define MSR_GSBASE 0xc0000101
291#define MSR_KERNELGSBASE 0xc0000102
292
293#define MSR_VM_HSAVE_PA 0xc0010117
294
295/* cpuid_features bits */
296#define CPUID_FP87 (1 << 0)
297#define CPUID_VME (1 << 1)
298#define CPUID_DE (1 << 2)
299#define CPUID_PSE (1 << 3)
300#define CPUID_TSC (1 << 4)
301#define CPUID_MSR (1 << 5)
302#define CPUID_PAE (1 << 6)
303#define CPUID_MCE (1 << 7)
304#define CPUID_CX8 (1 << 8)
305#define CPUID_APIC (1 << 9)
306#define CPUID_SEP (1 << 11) /* sysenter/sysexit */
307#define CPUID_MTRR (1 << 12)
308#define CPUID_PGE (1 << 13)
309#define CPUID_MCA (1 << 14)
310#define CPUID_CMOV (1 << 15)
311#define CPUID_PAT (1 << 16)
312#define CPUID_PSE36 (1 << 17)
313#define CPUID_CLFLUSH (1 << 19)
314#define CPUID_DTS (1 << 21)
315#define CPUID_ACPI (1 << 22)
316#define CPUID_MMX (1 << 23)
317#define CPUID_FXSR (1 << 24)
318#define CPUID_SSE (1 << 25)
319#define CPUID_SSE2 (1 << 26)
320#define CPUID_SS (1 << 27)
321#define CPUID_HT (1 << 28)
322#define CPUID_TM (1 << 29)
323#define CPUID_IA64 (1 << 30)
324#define CPUID_PBE (1 << 31)
325
326#define CPUID_EXT_SSE3 (1 << 0)
327#define CPUID_EXT_DTES64 (1 << 2)
328#define CPUID_EXT_MONITOR (1 << 3)
329#define CPUID_EXT_DSCPL (1 << 4)
330#define CPUID_EXT_VMX (1 << 5)
331#define CPUID_EXT_SMX (1 << 6)
332#define CPUID_EXT_EST (1 << 7)
333#define CPUID_EXT_TM2 (1 << 8)
334#define CPUID_EXT_SSSE3 (1 << 9)
335#define CPUID_EXT_CID (1 << 10)
336#define CPUID_EXT_CX16 (1 << 13)
337#define CPUID_EXT_XTPR (1 << 14)
338#define CPUID_EXT_PDCM (1 << 15)
339#define CPUID_EXT_DCA (1 << 18)
340#define CPUID_EXT_SSE41 (1 << 19)
341#define CPUID_EXT_SSE42 (1 << 20)
342#define CPUID_EXT_X2APIC (1 << 21)
343#define CPUID_EXT_MOVBE (1 << 22)
344#define CPUID_EXT_POPCNT (1 << 23)
345#define CPUID_EXT_XSAVE (1 << 26)
346#define CPUID_EXT_OSXSAVE (1 << 27)
347
348#define CPUID_EXT2_SYSCALL (1 << 11)
349#define CPUID_EXT2_MP (1 << 19)
350#define CPUID_EXT2_NX (1 << 20)
351#define CPUID_EXT2_MMXEXT (1 << 22)
352#define CPUID_EXT2_FFXSR (1 << 25)
353#define CPUID_EXT2_PDPE1GB (1 << 26)
354#define CPUID_EXT2_RDTSCP (1 << 27)
355#define CPUID_EXT2_LM (1 << 29)
356#define CPUID_EXT2_3DNOWEXT (1 << 30)
357#define CPUID_EXT2_3DNOW (1 << 31)
358
359#define CPUID_EXT3_LAHF_LM (1 << 0)
360#define CPUID_EXT3_CMP_LEG (1 << 1)
361#define CPUID_EXT3_SVM (1 << 2)
362#define CPUID_EXT3_EXTAPIC (1 << 3)
363#define CPUID_EXT3_CR8LEG (1 << 4)
364#define CPUID_EXT3_ABM (1 << 5)
365#define CPUID_EXT3_SSE4A (1 << 6)
366#define CPUID_EXT3_MISALIGNSSE (1 << 7)
367#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
368#define CPUID_EXT3_OSVW (1 << 9)
369#define CPUID_EXT3_IBS (1 << 10)
370#define CPUID_EXT3_SKINIT (1 << 12)
371
372#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
373#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
374#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
375
376#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
377#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
378#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
379
380#define CPUID_MWAIT_IBE (1 << 1) /* Interrupts can exit capability */
381#define CPUID_MWAIT_EMX (1 << 0) /* enumeration supported */
382
383#define EXCP00_DIVZ 0
384#define EXCP01_SSTP 1
385#define EXCP02_NMI 2
386#define EXCP03_INT3 3
387#define EXCP04_INTO 4
388#define EXCP05_BOUND 5
389#define EXCP06_ILLOP 6
390#define EXCP07_PREX 7
391#define EXCP08_DBLE 8
392#define EXCP09_XERR 9
393#define EXCP0A_TSS 10
394#define EXCP0B_NOSEG 11
395#define EXCP0C_STACK 12
396#define EXCP0D_GPF 13
397#define EXCP0E_PAGE 14
398#define EXCP10_COPR 16
399#define EXCP11_ALGN 17
400#define EXCP12_MCHK 18
401
402#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
403 for syscall instruction */
404
405enum {
406 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
407 CC_OP_EFLAGS, /* all cc are explicitely computed, CC_SRC = flags */
408
409 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
410 CC_OP_MULW,
411 CC_OP_MULL,
412 CC_OP_MULQ,
413
414 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
415 CC_OP_ADDW,
416 CC_OP_ADDL,
417 CC_OP_ADDQ,
418
419 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
420 CC_OP_ADCW,
421 CC_OP_ADCL,
422 CC_OP_ADCQ,
423
424 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
425 CC_OP_SUBW,
426 CC_OP_SUBL,
427 CC_OP_SUBQ,
428
429 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
430 CC_OP_SBBW,
431 CC_OP_SBBL,
432 CC_OP_SBBQ,
433
434 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
435 CC_OP_LOGICW,
436 CC_OP_LOGICL,
437 CC_OP_LOGICQ,
438
439 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
440 CC_OP_INCW,
441 CC_OP_INCL,
442 CC_OP_INCQ,
443
444 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
445 CC_OP_DECW,
446 CC_OP_DECL,
447 CC_OP_DECQ,
448
449 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
450 CC_OP_SHLW,
451 CC_OP_SHLL,
452 CC_OP_SHLQ,
453
454 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
455 CC_OP_SARW,
456 CC_OP_SARL,
457 CC_OP_SARQ,
458
459 CC_OP_NB
460};
461
462#ifdef FLOATX80
463#define USE_X86LDOUBLE
464#endif
465
466#ifdef USE_X86LDOUBLE
467typedef floatx80 CPU86_LDouble;
468#else
469typedef float64 CPU86_LDouble;
470#endif
471
472typedef struct SegmentCache {
473 uint32_t selector;
474 target_ulong base;
475 uint32_t limit;
476 uint32_t flags;
477#ifdef VBOX
478 /** The new selector is saved here when we are unable to sync it before invoking the recompiled code. */
479 uint32_t newselector;
480#endif
481} SegmentCache;
482
483typedef union {
484 uint8_t _b[16];
485 uint16_t _w[8];
486 uint32_t _l[4];
487 uint64_t _q[2];
488 float32 _s[4];
489 float64 _d[2];
490} XMMReg;
491
492typedef union {
493 uint8_t _b[8];
494 uint16_t _w[2];
495 uint32_t _l[1];
496 uint64_t q;
497} MMXReg;
498
499#ifdef WORDS_BIGENDIAN
500#define XMM_B(n) _b[15 - (n)]
501#define XMM_W(n) _w[7 - (n)]
502#define XMM_L(n) _l[3 - (n)]
503#define XMM_S(n) _s[3 - (n)]
504#define XMM_Q(n) _q[1 - (n)]
505#define XMM_D(n) _d[1 - (n)]
506
507#define MMX_B(n) _b[7 - (n)]
508#define MMX_W(n) _w[3 - (n)]
509#define MMX_L(n) _l[1 - (n)]
510#else
511#define XMM_B(n) _b[n]
512#define XMM_W(n) _w[n]
513#define XMM_L(n) _l[n]
514#define XMM_S(n) _s[n]
515#define XMM_Q(n) _q[n]
516#define XMM_D(n) _d[n]
517
518#define MMX_B(n) _b[n]
519#define MMX_W(n) _w[n]
520#define MMX_L(n) _l[n]
521#endif
522#define MMX_Q(n) q
523
524#ifdef TARGET_X86_64
525#define CPU_NB_REGS 16
526#else
527#define CPU_NB_REGS 8
528#endif
529
530#define NB_MMU_MODES 2
531
532typedef struct CPUX86State {
533 /* standard registers */
534 target_ulong regs[CPU_NB_REGS];
535 target_ulong eip;
536 target_ulong eflags; /* eflags register. During CPU emulation, CC
537 flags and DF are set to zero because they are
538 stored elsewhere */
539
540 /* emulator internal eflags handling */
541 target_ulong cc_src;
542 target_ulong cc_dst;
543 uint32_t cc_op;
544 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
545 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
546 are known at translation time. */
547 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
548
549 /* segments */
550 SegmentCache segs[6]; /* selector values */
551 SegmentCache ldt;
552 SegmentCache tr;
553 SegmentCache gdt; /* only base and limit are used */
554 SegmentCache idt; /* only base and limit are used */
555
556 target_ulong cr[5]; /* NOTE: cr1 is unused */
557 uint32_t a20_mask;
558
559 /* FPU state */
560 unsigned int fpstt; /* top of stack index */
561 unsigned int fpus;
562 unsigned int fpuc;
563 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
564 union {
565#ifdef USE_X86LDOUBLE
566 CPU86_LDouble d __attribute__((aligned(16)));
567#else
568 CPU86_LDouble d;
569#endif
570 MMXReg mmx;
571 } fpregs[8];
572
573 /* emulator internal variables */
574 float_status fp_status;
575#ifdef VBOX
576 uint32_t alignment3[3]; /* force the long double to start a 16 byte line. */
577#endif
578 CPU86_LDouble ft0;
579#if defined(VBOX) && defined(RT_ARCH_X86) && !defined(RT_OS_DARWIN)
580 uint32_t alignment4; /* long double is 12 byte, pad it to 16. */
581#endif
582
583 float_status mmx_status; /* for 3DNow! float ops */
584 float_status sse_status;
585 uint32_t mxcsr;
586 XMMReg xmm_regs[CPU_NB_REGS];
587 XMMReg xmm_t0;
588 MMXReg mmx_t0;
589 target_ulong cc_tmp; /* temporary for rcr/rcl */
590
591 /* sysenter registers */
592 uint32_t sysenter_cs;
593 uint64_t sysenter_esp;
594 uint64_t sysenter_eip;
595#ifdef VBOX
596 uint32_t alignment0;
597#endif
598 uint64_t efer;
599 uint64_t star;
600
601 uint64_t vm_hsave;
602 uint64_t vm_vmcb;
603 uint64_t tsc_offset;
604 uint64_t intercept;
605 uint16_t intercept_cr_read;
606 uint16_t intercept_cr_write;
607 uint16_t intercept_dr_read;
608 uint16_t intercept_dr_write;
609 uint32_t intercept_exceptions;
610 uint8_t v_tpr;
611
612#ifdef TARGET_X86_64
613 target_ulong lstar;
614 target_ulong cstar;
615 target_ulong fmask;
616 target_ulong kernelgsbase;
617#endif
618
619 uint64_t pat;
620
621 /* exception/interrupt handling */
622 int error_code;
623 int exception_is_int;
624 target_ulong exception_next_eip;
625 target_ulong dr[8]; /* debug registers */
626 uint32_t smbase;
627 int old_exception; /* exception in flight */
628
629
630 CPU_COMMON
631
632#ifdef VBOX
633 /** cpu state flags. (see defines below) */
634 uint32_t state;
635 /** The VM handle. */
636 PVM pVM;
637 /** code buffer for instruction emulation */
638 void *pvCodeBuffer;
639 /** code buffer size */
640 uint32_t cbCodeBuffer;
641#endif /* VBOX */
642
643 /* processor features (e.g. for CPUID insn) */
644#ifndef VBOX /* remR3CpuId deals with these */
645 uint32_t cpuid_level;
646 uint32_t cpuid_vendor1;
647 uint32_t cpuid_vendor2;
648 uint32_t cpuid_vendor3;
649 uint32_t cpuid_version;
650#endif /* !VBOX */
651 uint32_t cpuid_features;
652 uint32_t cpuid_ext_features;
653#ifndef VBOX
654 uint32_t cpuid_xlevel;
655 uint32_t cpuid_model[12];
656#endif /* !VBOX */
657 uint32_t cpuid_ext2_features;
658 uint32_t cpuid_ext3_features;
659
660#ifndef VBOX
661#ifdef USE_KQEMU
662 int kqemu_enabled;
663 int last_io_time;
664#endif
665 /* in order to simplify APIC support, we leave this pointer to the
666 user */
667 struct APICState *apic_state;
668#else
669 uint32_t alignment2[3];
670#endif
671} CPUX86State;
672
673#ifdef VBOX
674
675/* Version 1.6 structure; just for loading the old saved state */
676typedef struct SegmentCache_Ver16 {
677 uint32_t selector;
678 uint32_t base;
679 uint32_t limit;
680 uint32_t flags;
681 /** The new selector is saved here when we are unable to sync it before invoking the recompiled code. */
682 uint32_t newselector;
683} SegmentCache_Ver16;
684
685#define CPU_NB_REGS_VER16 8
686
687/* Version 1.6 structure; just for loading the old saved state */
688typedef struct CPUX86State_Ver16 {
689#if TARGET_LONG_BITS > HOST_LONG_BITS
690 /* temporaries if we cannot store them in host registers */
691 uint32_t t0, t1, t2;
692#endif
693
694 /* standard registers */
695 uint32_t regs[CPU_NB_REGS_VER16];
696 uint32_t eip;
697 uint32_t eflags; /* eflags register. During CPU emulation, CC
698 flags and DF are set to zero because they are
699 stored elsewhere */
700
701 /* emulator internal eflags handling */
702 uint32_t cc_src;
703 uint32_t cc_dst;
704 uint32_t cc_op;
705 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
706 uint32_t hflags; /* hidden flags, see HF_xxx constants */
707
708 /* segments */
709 SegmentCache_Ver16 segs[6]; /* selector values */
710 SegmentCache_Ver16 ldt;
711 SegmentCache_Ver16 tr;
712 SegmentCache_Ver16 gdt; /* only base and limit are used */
713 SegmentCache_Ver16 idt; /* only base and limit are used */
714
715 uint32_t cr[5]; /* NOTE: cr1 is unused */
716 uint32_t a20_mask;
717
718 /* FPU state */
719 unsigned int fpstt; /* top of stack index */
720 unsigned int fpus;
721 unsigned int fpuc;
722 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
723 union {
724#ifdef USE_X86LDOUBLE
725 CPU86_LDouble d __attribute__((aligned(16)));
726#else
727 CPU86_LDouble d;
728#endif
729 MMXReg mmx;
730 } fpregs[8];
731
732 /* emulator internal variables */
733 float_status fp_status;
734#ifdef VBOX
735 uint32_t alignment3[3]; /* force the long double to start a 16 byte line. */
736#endif
737 CPU86_LDouble ft0;
738#if defined(VBOX) && defined(RT_ARCH_X86) && !defined(RT_OS_DARWIN)
739 uint32_t alignment4; /* long double is 12 byte, pad it to 16. */
740#endif
741 union {
742 float f;
743 double d;
744 int i32;
745 int64_t i64;
746 } fp_convert;
747
748 float_status sse_status;
749 uint32_t mxcsr;
750 XMMReg xmm_regs[CPU_NB_REGS_VER16];
751 XMMReg xmm_t0;
752 MMXReg mmx_t0;
753
754 /* sysenter registers */
755 uint32_t sysenter_cs;
756 uint32_t sysenter_esp;
757 uint32_t sysenter_eip;
758#ifdef VBOX
759 uint32_t alignment0;
760#endif
761 uint64_t efer;
762 uint64_t star;
763
764 uint64_t pat;
765
766 /* temporary data for USE_CODE_COPY mode */
767#ifdef USE_CODE_COPY
768 uint32_t tmp0;
769 uint32_t saved_esp;
770 int native_fp_regs; /* if true, the FPU state is in the native CPU regs */
771#endif
772
773 /* exception/interrupt handling */
774 jmp_buf jmp_env;
775} CPUX86State_Ver16;
776
777/** CPUX86State state flags
778 * @{ */
779#define CPU_RAW_RING0 0x0002 /* Set after first time RawR0 is executed, never cleared. */
780#define CPU_EMULATE_SINGLE_INSTR 0x0040 /* Execute a single instruction in emulation mode */
781#define CPU_EMULATE_SINGLE_STEP 0x0080 /* go into single step mode */
782#define CPU_RAW_HWACC 0x0100 /* Set after first time HWACC is executed, never cleared. */
783/** @} */
784#endif /* !VBOX */
785
786#ifdef VBOX
787CPUX86State *cpu_x86_init(CPUX86State *env, const char *cpu_model);
788#else /* !VBOX */
789CPUX86State *cpu_x86_init(const char *cpu_model);
790#endif /* !VBOX */
791int cpu_x86_exec(CPUX86State *s);
792void cpu_x86_close(CPUX86State *s);
793void x86_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
794 ...));
795int cpu_get_pic_interrupt(CPUX86State *s);
796/* MSDOS compatibility mode FPU exception support */
797void cpu_set_ferr(CPUX86State *s);
798
799/* this function must always be used to load data in the segment
800 cache: it synchronizes the hflags with the segment cache values */
801static inline void cpu_x86_load_seg_cache(CPUX86State *env,
802 int seg_reg, unsigned int selector,
803 target_ulong base,
804 unsigned int limit,
805 unsigned int flags)
806{
807 SegmentCache *sc;
808 unsigned int new_hflags;
809
810 sc = &env->segs[seg_reg];
811 sc->selector = selector;
812 sc->base = base;
813 sc->limit = limit;
814 sc->flags = flags;
815#ifdef VBOX
816 sc->newselector = 0;
817#endif
818
819 /* update the hidden flags */
820 {
821 if (seg_reg == R_CS) {
822#ifdef TARGET_X86_64
823 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
824 /* long mode */
825 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
826 env->hflags &= ~(HF_ADDSEG_MASK);
827 } else
828#endif
829 {
830 /* legacy / compatibility case */
831 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
832 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
833 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
834 new_hflags;
835 }
836 }
837 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
838 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
839 if (env->hflags & HF_CS64_MASK) {
840 /* zero base assumed for DS, ES and SS in long mode */
841 } else if (!(env->cr[0] & CR0_PE_MASK) ||
842 (env->eflags & VM_MASK) ||
843 !(env->hflags & HF_CS32_MASK)) {
844 /* XXX: try to avoid this test. The problem comes from the
845 fact that is real mode or vm86 mode we only modify the
846 'base' and 'selector' fields of the segment cache to go
847 faster. A solution may be to force addseg to one in
848 translate-i386.c. */
849 new_hflags |= HF_ADDSEG_MASK;
850 } else {
851 new_hflags |= ((env->segs[R_DS].base |
852 env->segs[R_ES].base |
853 env->segs[R_SS].base) != 0) <<
854 HF_ADDSEG_SHIFT;
855 }
856 env->hflags = (env->hflags &
857 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
858 }
859}
860
861/* wrapper, just in case memory mappings must be changed */
862static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
863{
864#if HF_CPL_MASK == 3
865 s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
866#else
867#error HF_CPL_MASK is hardcoded
868#endif
869}
870
871/* used for debug or cpu save/restore */
872void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
873CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
874
875/* the following helpers are only usable in user mode simulation as
876 they can trigger unexpected exceptions */
877void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
878void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32);
879void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32);
880
881/* you can call this signal handler from your SIGBUS and SIGSEGV
882 signal handlers to inform the virtual CPU of exceptions. non zero
883 is returned if the signal was handled by the virtual CPU. */
884int cpu_x86_signal_handler(int host_signum, void *pinfo,
885 void *puc);
886void cpu_x86_set_a20(CPUX86State *env, int a20_state);
887
888uint64_t cpu_get_tsc(CPUX86State *env);
889
890void cpu_set_apic_base(CPUX86State *env, uint64_t val);
891uint64_t cpu_get_apic_base(CPUX86State *env);
892void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
893#ifndef NO_CPU_IO_DEFS
894uint8_t cpu_get_apic_tpr(CPUX86State *env);
895#endif
896#ifdef VBOX
897uint64_t cpu_apic_rdmsr(CPUX86State *env, uint32_t reg);
898void cpu_apic_wrmsr(CPUX86State *env, uint32_t reg, uint64_t value);
899#endif
900void cpu_smm_update(CPUX86State *env);
901
902/* will be suppressed */
903void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
904
905/* used to debug */
906#define X86_DUMP_FPU 0x0001 /* dump FPU state too */
907#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
908
909#ifdef USE_KQEMU
910static inline int cpu_get_time_fast(void)
911{
912 int low, high;
913 asm volatile("rdtsc" : "=a" (low), "=d" (high));
914 return low;
915}
916#endif
917
918#ifdef VBOX
919void cpu_trap_raw(CPUX86State *env1);
920
921/* in helper.c */
922uint8_t read_byte(CPUX86State *env1, target_ulong addr);
923uint16_t read_word(CPUX86State *env1, target_ulong addr);
924void write_byte(CPUX86State *env1, target_ulong addr, uint8_t val);
925uint32_t read_dword(CPUX86State *env1, target_ulong addr);
926void write_word(CPUX86State *env1, target_ulong addr, uint16_t val);
927void write_dword(CPUX86State *env1, target_ulong addr, uint32_t val);
928/* in helper.c */
929int emulate_single_instr(CPUX86State *env1);
930int get_ss_esp_from_tss_raw(CPUX86State *env1, uint32_t *ss_ptr, uint32_t *esp_ptr, int dpl);
931
932void restore_raw_fp_state(CPUX86State *env, uint8_t *ptr);
933void save_raw_fp_state(CPUX86State *env, uint8_t *ptr);
934
935#endif
936
937#define TARGET_PAGE_BITS 12
938
939#define CPUState CPUX86State
940#define cpu_init cpu_x86_init
941#define cpu_exec cpu_x86_exec
942#define cpu_gen_code cpu_x86_gen_code
943#define cpu_signal_handler cpu_x86_signal_handler
944#define cpu_list x86_cpu_list
945
946#define CPU_SAVE_VERSION 7
947
948/* MMU modes definitions */
949#define MMU_MODE0_SUFFIX _kernel
950#define MMU_MODE1_SUFFIX _user
951#define MMU_USER_IDX 1
952static inline int cpu_mmu_index (CPUState *env)
953{
954 return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0;
955}
956
957void optimize_flags_init(void);
958
959typedef struct CCTable {
960 int (*compute_all)(void); /* return all the flags */
961 int (*compute_c)(void); /* return the C flag */
962} CCTable;
963
964extern CCTable cc_table[];
965
966#if defined(CONFIG_USER_ONLY)
967static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
968{
969 if (newsp)
970 env->regs[R_ESP] = newsp;
971 env->regs[R_EAX] = 0;
972}
973#endif
974
975#define CPU_PC_FROM_TB(env, tb) env->eip = tb->pc - tb->cs_base
976
977#include "cpu-all.h"
978
979#include "svm.h"
980
981#endif /* CPU_I386_H */
注意: 瀏覽 TracBrowser 來幫助您使用儲存庫瀏覽器

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette